# / <br> Zilog 

## Z80-CPU Z80A-CPU

Technical Manual


Price: $\$ 7.50$
03-0029-01

Copyright© 1977 by Zilog, Inc. All rights reserved. No part of this publication may be reproduced, stored in a retrieval system, or transmitted, in any form or by any means, electronic, mechanical, photocopying, recording, or otherwise, without the prior written permission of Zilog.

Zilog assumes no responsibility for the use of any circuitry other than circuitry embodied in a Zilog product. No other circuit patent licenses are implied.

## Reader's Comments

Your feedback about this document helps us ascertain your needs and fulfill them in the future. Please take the time to fill out this questionaire and return it to us. This information will be helpful to us and, in time, to future users of Zilog products.

Your Name: $\qquad$
Company Name: $\qquad$
Address: $\qquad$
Title of this document: $\qquad$
Briefly describe application:

Does this publication meet your needs?YesNo. If not, why not? $\qquad$

How are you using this publication?
$\square$ As an introduction to the subject?
$\square$ As a reference manual?
$\square$ As an instructor or student?

How do you find the material?
Excellent Good Poor
Technicality
Organization


Completeness

What would have improved the material? $\qquad$
$\qquad$
$\qquad$

Other comments and suggestions: $\qquad$
$\qquad$
$\qquad$

If you found any mistakes in this document, please let us know what and where they are: $\qquad$
$\qquad$
$\qquad$

|  | No POSTAGE $\underset{\text { IF MAILED }}{\text { NECESSARY }}$ IN THE UNITED STATES |
| :---: | :---: |
| BUSINESS REPLY MAIL |  |
| FIRST CLASS PERMTNo.475 CUPERTINo, CA |  |
| POSTAGE WILL BE PAID BY |  |
| Zilog |  |
| Publications Department |  |
| Semiconductor Division |  |
| 10341 Bubb Road |  |
| Cupertino, California 95014 |  |

TABLE OF CONTENTS
Chapter Page
1.0 Introduction ..... 1
2.0 Z80-CPU Architecture ..... 3
3.0 Z80-CPU Pin Description ..... 7
4.0 CPU Timing ..... 11
5.0 Z80-CPU Instruction Set ..... 19
6.0 Flags ..... 39
7.0 Summary of OP Codes and Execution Times ..... 43
8.0 Interrupt Response ..... 55
9.0 Hardware Implementation Examples ..... 59
10.0 Software Implementation Examples ..... 63
11.0 Electrical Specifications ..... 69
12.0 Z80-CPU Instruction Set Summary ..... 73

### 1.0 INTRODUCTION

The term "microcomputer" has been used to describe virtually every type of small computing device designed within the last few years. This term has been applied to everything from simple "microprogrammed" controllers constructed out of TTL MSI up to low end minicomputers with a portion of the CPU constructed out of TTL LSI "bit slices." However, the major impact of the LSI technology within the last few years has been with MOS LSI. With this technology, it is possible to fabricate complete and very powerful computer systems with only a few MOS LSI components.

The Zilog Z-80 family of components is a significant advancement in the state-of-the art of microcomputers. These components can be configured with any type of standard semiconductor memory to generate computer systems with an extremely wide range of capabilities. For example, as few as two LSI circuits and three standard TTL MSI packages can be combined to form a simple controller. With additional memory and $\mathrm{I} / \mathrm{O}$ devices a computer can be constructed with capabilities that only a minicomputer could previously deliver. This wide range of computational power allows standard modules to be constructed by a user that can satisfy the requirements of an extremely wide range of applications.

The major reason for MOS LSI domination of the microcomputer market is the low cost of these few LSI components. For example, MOS LSI microcomputers have already replaced TTL logic in such applications as terminal controllers, peripheral device controllers, traffic signal controllers, point of sale terminals, intelligent terminals and test systems. In fact the MOS LSI microcomputer is finding its way into almost every product that now uses electronics and it is even replacing many mechanical systems such as weight scales and automobile controls.

The MOS LSI microcomputer market is already well established and new products using them are being developed at an extraordinary rate. The Zilog Z-80 component set has been designed to fit into this market through the following factors:

1. The Z-80 is fully software compatible with the popular 8080A CPU offered from several sources. Existing designs can be easily converted to include the Z-80 as a superior alternative.
2. The Z-80 component set is superior in both software and hardware capabilities to any other microcomputer system on the market. These capabilities provide the user with significantly lower hardware and software development costs while also allowing him to offer additional features in his system.
3. For increased throughput the Z80A operating at a 4 MHZ clock rate offers the user significant speed advantages over competitive products.
4. A complete product line including full software support with strong emphasis on high level languages and a disk-based development system with advanced real-time debug capabilities is offered to enable the user to easily develop new products.

Microcomputer systems are extremely simple to construct using Z-80 components. Any such system consists of three parts:

1. CPU (Central Processing Unit)
2. Memory
3. Interface Circuits to peripheral devices

The CPU is the heart of the system. Its function is to obtain instructions from the memory and perform the desired operations. The memory is used to contain instructions and in most cases data that is to be processed. For example, a typical instruction sequence may be to read data from a specific peripheral device, store it in a location in memory, check the parity and write it out to another peripheral device. Note that the Zilog component set includes the CPU and various general purpose I/O device controllers, while a wide range of memory devices may be used from any source. Thus, all required components can be connected together in a very simple manner with virtually no other external logic. The user's effort then becomes primarily one of software development. That is, the user can concentrate on describing his problem and translating it into a series of instructions that can be loaded into the microcomputer memory. Zilog is dedicated to making this step of software generation as simple as possible. A good example of this is our
assembly language in which a simple mnemonic is used to represent every instruction that the CPU can perform. This language is self documenting in such a way that from the mnemonic the user can understand exactly what the instruction is doing without constantly checking back to a complex cross listing.

### 2.0 Z-80 CPU ARCHITECTURE

A block diagram of the internal architecture of the Z-80 CPU is shown in figure 2.0-1. The diagram shows all of the major elements in the CPU and it should be referred to throughout the following description.


## Z-80 CPU BLOCK DIAGRAM

FIGURE 2.0-1

### 2.1 CPU REGISTERS

The Z-80 CPU contains 208 bits of R/W memory that are accessible to the programmer. Figure 2.0-2 illustrates how this memory is configured into eighteen 8 -bit registers and four 16-bit registers. All Z-80 registers are implemented using static RAM. The registers include two sets of six general purpose registers that may be used individually as 8 -bit registers or in pairs as 16 -bit registers. There are also two sets of accumulator and flag registers.

## Special Purpose Registers

1. Program Counter (PC). The program counter holds the 16 -bit address of the current instruction being fetched from memory. The PC is automatically incremented after its contents have been transferred to the address lines. When a program jump occurs the new value is automatically placed in the PC, overriding the incrementer.
2. Stack Pointer (SP). The stack pointer holds the 16 -bit address of the current top of a stack located anywhere in external system RAM memory. The external stack memory is organized as a last-in firstout (LIFO) file. Data can be pushed onto the stack from specific CPU registers or popped off of the stack into specific CPU registers through the execution of PUSH and POP instructions. The data popped from the stack is always the last data pushed onto it. The stack allows simple implementation of multiple level interrupts, unlimited subroutine nesting and simplification of many types of data manipulation.


## Z-80 CPU REGISTER CONFIGURATION FIGURE 2.0-2

3. Two Index Registers (IX \& IY). The two independent index registers hold a 16 -bit base address that is used in indexed addressing modes. In this mode, an index register is used as a base to point to a region in memory from which data is to be stored or retrieved. An additional byte is included in indexed instructions to specify a displacement from this base. This displacement is specified as a two's complement signed integer. This mode of addressing greatly simplifies many types of programs, especially where tables of data are used.
4. Interrupt Page Address Register (I). The Z-80 CPU can be operated in a mode where an indirect call to any memory location can be achieved in response to an interrupt. The I Register is used for this purpose to store the high order 8 -bits of the indirect address while the interrupting device provides the lower 8-bits of the address. This feature allows interrupt routines to be dynamically located anywhere in memory with absolute minimal access time to the routine.
5. Memory Refresh Register (R). The Z-80 CPU contains a memory refresh counter to enable dynamic memories to be used with the same ease as static memories. Seven bits of this 8 bit register are automatically incremented after each instruction fetch. The eighth bit will remain as programmed as the result of an LD R, A instruction. The data in the refresh counter is sent out on the lower portion of the address bus along with a refresh control signal while the CPU is decoding and executing the fetched instruction. This mode of refresh is totally transparent to the programmer and does not slow down the CPU operation. The programmer can load the R register for testing purposes, but this register is normally not used by the programmer. During refresh, the contents of the I register are placed on the upper 8 bits of the address bus.

## Accumulator and Flag Registers

The CPU includes two independent 8 -bit accumulators and associated 8 -bit flag registers. The accumulator holds the results of 8 -bit arithmetic or logical operations while the flag register indicates specific conditions for 8 or 16 -bit operations, such as indicating whether or not the result of an operation is equal to zero. The programmer selects the accumulator and flag pair that he wishes to work with with a single exchange instruction so that he may easily work with either pair.

## General Purpose Registers

There are two matched sets of general purpose registers, each set containing six 8 -bit registers that may be used individually as 8 -bit registers or as 16 -bit register pairs by the programmer. One set is called $\mathrm{BC}, \mathrm{DE}$ and HL while the complementary set is called $\mathrm{BC}^{\prime}, \mathrm{DE}^{\prime}$ and $\mathrm{HL}^{\prime}$. At any one time the programmer can select either set of registers to work with through a single exchange command for the entire set. In systems where fast interrupt response is required, one set of general purpose registers and an accumulator/ flag register may be reserved for handling this very fast routine. Only a simple exchange commands need be executed to go between the routines. This greatly reduces interrupt service time by eliminating the requirement for saving and retrieving register contents in the external stack during interrupt or subroutine processing. These general purpose registers are used for a wide range of applications by the programmer. They also simplify programming, especially in ROM based systems where little external read/write memory is available.

### 2.2 ARITHMETIC \& LOGIC UNIT (ALU)

The 8-bit arithmetic and logical instructions of the CPU are executed in the ALU. Internally the ALU communicates with the registers and the external data bus on the internal data bus. The type of functions performed by the ALU include:

Add
Subtract
Logical AND
Logical OR
Logical Exclusive OR
Compare

Left or right shifts or rotates (arithmetic and logical)
Increment
Decrement
Set bit
Reset bit
Test bit

### 2.3 INSTRUCTION REGISTER AND CPU CONTROL

As each instruction is fetched from memory, it is placed in the instruction register and decoded. The control sections performs this function and then generates and supplies all of the control signals necessary to read or write data from or to the registers, control the ALU and provide all required external control signals.
-BLANK-

### 3.0 Z-80 CPU PIN DESCRIPTION

The Z-80 CPU is packaged in an industry standard 40 pin Dual In-Line Package. The I/O pins are shown in figure $3.0-1$ and the function of each is described below.

$\mathrm{A}_{0}-\mathrm{A}_{15}$
(Address Bus)
$\mathrm{D}_{0}-\mathrm{D}_{7}$
(Data Bus)
$\bar{M}_{1}$
(Machine Cycle one)
(Memory Request)

Tri-state output, active high. $\mathrm{A}_{0}-\mathrm{A}_{15}$ constitute a 16 -bit address bus. The address bus provides the address for memory (up to 64 K bytes) data exchanges and for I/O device data exchanges. I/O addressing uses the 8 lower address bits to allow the user to directly select up to 256 input or 256 output ports. $\mathrm{A}_{0}$ is the least significant address bit. During refresh time, the lower 7 bits contain a valid refresh address.

Tri-state input/output, active high. $\mathrm{D}_{0}-\mathrm{D}_{7}$ constitute an 8 -bit bidirectional data bus. The data bus is used for data exchanges with memory and I/O devices.

Output, active low. $\overline{\mathrm{M}}_{1}$ indicates that the current machine cycle is the OP code fetch cycle of an instruction execution. Note that during execution of 2-byte op-codes, $\overline{\mathrm{M} 1}$ is generated as each op code byte is fetched. These two byte op-codes always begin with CBH, DDH, EDH or FDH. $\overline{\text { M1 }}$ also occurs with $\overline{\text { IORQ }}$ to indicate an interrupt acknowledge cycle.

Tri-state output, active low. The memory request signal indicates that the address bus holds a valid address for a memory read or memory write operation.
$\overline{\text { IORQ }}$
(Input/Output Request)

## $\overline{\mathrm{RD}}$

(Memory Read)

WR
(Memory Write)

RFSH
(Refresh)
$\overline{\text { HALT }}$
(Halt state)
$\overline{\text { WAIT }}$
(Wait)

## $\overline{\text { INT }}$

(Interrupt Request)

NMI
(Non Maskable
Interrupt)

Tri-state output, active low. The $\overline{\text { IORQ }}$ signal indicates that the lower half of the address bus holds a valid $I / O$ address for a $I / O$ read or write operation. An $\overline{\text { IORQ signal is also generated with an M1 signal when an interrupt is being }}$ acknowledged to indicate that an interrupt response vector can be placed on the data bus. Interrupt Acknowledge operations occur during $\mathrm{M}_{1}$ time while $\mathrm{I} / \mathrm{O}$ operations never occur during $\mathrm{M}_{1}$ time.

Tri-state output, active low. $\overline{\mathrm{RD}}$ indicates that the CPU wants to read data from memory or an I/O device. The addressed I/O device or memory should use this signal to gate data onto the CPU data bus.

Tri-state output, active low. WR indicates that the CPU data bus holds valid data to be stored in the addressed memory or I/O device.

Output, active low. $\overline{\text { RFSH }}$ indicates that the lower 7 bits of the address bus contain a refresh address for dynamic memories and the current MREQ signal should be used to do a refresh read to all dynamic memories.

Output, active low. $\overline{\text { HALT }}$ indicates that the CPU has executed a HALT software instruction and is awaiting either a non maskable or a maskable interrupt (with the mask enabled) before operation can resume. While halted, the CPU executes NOP's to maintain memory refresh activity.

Input, active low. $\overline{\text { WAIT }}$ indicates to the $\mathrm{Z}-80 \mathrm{CPU}$ that the addressed memory or I/O devices are not ready for a data transfer. The CPU continues to enter wait states for as long as this signal is active. This signal allows memory or I/O devices of any speed to be synchronized to the CPU.

Input, active low. The Interrupt Request signal is generated by I/O devices. A request will be honored at the end of the current instruction if the internal software controlled interrupt enable flip-flop (IFF) is enabled and if the $\overline{B U S R Q}$ signal is not active. When the CPU accepts the interrupt, an acknowledge signal (IORQ during $M_{1}$ time) is sent out at the beginning of the next instruction cycle. The CPU can respond to an interrupt in three different modes that are described in detail in section 5.4 (CPU Control Instructions).

Input, negative edge triggered. The non maskable interrupt request line has a higher priority than INT and is always recognized at the end of the current instruction, independent of the status of the interrupt enable flip-flop. NMI automatically forces the Z-80 CPU to restart to location $0066_{\mathrm{H}}$. The program counter is automatically saved in the external stack so that the user can return to the program that was interrupted. Note that continuous WAIT cycles can prevent the current instruction from ending, and that a BUSRQ will override a NMI.

## BUSRQ <br> (Bus Request)

## $\Phi$

Input, active low. The bus request signal is used to request the CPU address bus, data bus and tri-state output control signals to go to a high impedance state so that other devices can control these buses. When BUSRQ is activated, the CPU will set these buses to a high impedance state as soon as the current CPU machine cycle is terminated.

Output, active low. Bus acknowledge is used to indicate to the requesting device that the CPU address bus, data bus and tri-state control bus signals have been set to their high imped ance state and the external device can now control these signals.

Single phase TTL level clock which requires only a 330 ohm pull-up resistor to +5 volts to meet all clock requirements.
-BLANK-

### 4.0 CPU TIMING

The Z-80 CPU executes instructions by stepping through a very precise set of a few basic operations. These include:

## Memory read or write

I/O device read or write
Interrupt acknowledge

All instructions are merely a series of these basic operations. Each of these basic operations can take from three to six clock periods to complete or they can be lengthened to synchronize the CPU to the speed of external devices. The basic clock periods are referred to as T cycles and the basic operations are referred to as M (for machine) cycles. Figure 4.0-0 illustrates how a typical instruction will be merely a series of specific M and T cycles. Notice that this instruction consists of three machine cycles (M1, M2 and M3). The first machine cycle of any instruction is a fetch cycle which is four, five or six T cycles long (unless lengthened by the wait signal which will be fully described in the next section). The fetch cycle (M1) is used to fetch the OP code of the next instruction to be executed. Subsequent machine cycles move data between the CPU and memory or I/O devices and they may have anywhere from three to five T cycles (again they may be lengthened by wait states to synchronize the external devices to the CPU). The following paragraphs describe the timing which occurs within any of the basic machine cycles. In section 7 , the exact timing for each instruction is specified.


## BASIC CPU TIMING EXAMPLE FIGURE 4.0-0

All CPU timing can be broken down into a few very simple timing diagrams as shown in figure 4.0-1 through 4.0-7. These diagrams show the following basic operations with and without wait states (wait states are added to synchronize the CPU to slow memory or I/O devices).
4.0-1. Instruction OP code fetch (M1 cycle)
4.0-2. Memory data read or write cycles
4.0-3. I/O read or write cycles
4.0-4. Bus Request/Acknowledge Cycle
4.0-5. Interrupt Request/Acknowledge Cycle
4.0-6. Non maskable Interrupt Request/Acknowledge Cycle
4.0-7. Exit from a HALT instruction

## INSTRUCTION FETCH

Figure 4.0-1 shows the timing during an M1 cycle (OP code fetch). Notice that the PC is placed on the address bus at the beginning of the M1 cycle. One half clock time later the MREQ signal goes active. At this time the address to the memory has had time to stabilize so that the falling edge of MREQ can be used directly as a chip enable clock to dynamic memories. The $\overline{\mathrm{RD}}$ line also goes active to indicate that the memory read data should be enabled onto the CPU data bus. The CPU samples the data from the memory on the data bus with the rising edge of the clock of state T3 and this same edge is used by the CPU to turn off the $\overline{\mathrm{RD}}$ and $\overline{\mathrm{MRQ}}$ signals. Thus the data has already been sampled by the CPU before the $\overline{\mathrm{RD}}$ signal becomes inactive. Clock state T3 and T4 of a fetch cycle are used to refresh dynamic memories. (The CPU uses this time to decode and execute the fetched instruction so that no other operation could be performed at this time). During T3 and T4 the lower 7 bits of the address bus contain a memory refresh address and the $\overline{\text { RFSH }}$ signal becomes active to indicate that a refresh read of all dynamic memories should be accomplished. Notice that a $\overline{\mathrm{RD}}$ signal is not generated during refresh time to prevent data from different memory segments from being gated onto the data bus. The $\overline{M R E Q}$ signal during refresh time should be used to perform a refresh read of all memory elements. The refresh signal can not be used by itself since the refresh address is only guaranteed to be stable during MREQ time.


Figure 4.0-1 A illustrates how the fetch cycle is delayed if the memory activates the WAIT line. During T2 and every subsequent Tw, the CPU samples the WAIT line with the falling edge of $\Phi$. If the $\overline{\text { WAIT }}$ line is active at this time, another wait state will be entered during the following cycle. Using this technique the read cycle can be lengthened to match the access time of any type of memory device.


## INSTRUCTION OP CODE FETCH WITH WAIT STATES FIGURE 4.0-1A

## MEMORY READ OR WRITE

Figure 4:0-2 illustrates the timing of memory read or write cycles other than an OP code fetch (M1 cycle). These cycles are generally three clock periods long unless wait states are requested by the memory via the $\overline{\text { WAIT }}$ signal. The $\overline{M R E Q}$ signal and the $\overline{\mathrm{RD}}$ signal are used the same as in the fetch cycle. In the case of a memory write cycle, the MREQ also becomes active when the address bus is stable so that it can be used directly as a chip enable for dynamic memories. The $\overline{W R}$ line is active when data on the data bus is stable so that it can be used directly as a R/W pulse to virtually any type of semiconductor memory. Furthermore the $\overline{\mathrm{WR}}$ signal goes inactive one half T state before the address and data bus contents are changed so that the overlap requirements for virtually any type of semiconductor memory type will be met.


MEMORY READ OR WRITE CYCLES
FIGURE 4.0-2

Figure 4.0-2A illustrates how a $\overline{\text { WAIT }}$ request signal will lengthen any memory read or write operation. This operation is identical to that previously described for a fetch cycle. Notice in this figure that a separate read and a separate write cycle are shown in the same figure although read and write cycles can never occur simultaneously.


MEMORY READ OR WRITE CYCLES WITH WAIT STATES
FIGURE 4.0-2A

## INPUT OR OUTPUT CYCLES

Figure 4.0-3 illustrates an I/O read or I/O write operation. Notice that during I/O operations a single wait state is automatically inserted. The reason for this is that during I/O operations, the time from when the $\overline{I O R Q}$ signal goes active until the CPU must sample the WAIT line is very short and without this extra state sufficient time does not exist for an I/O port to decode its address and activate the WAIT line if a wait is required. Also, without this wait state it is difficult to design MOS I/O devices that can operate at full CPU speed. During this wait state time the WAIT request signal is sampled. During a read I/O operation, the $\overline{\mathrm{RD}}$ line is used to enable the addressed port onto the data bus just as in the case of a memory read. For $\mathrm{I} / \mathrm{O}$ write operations, the $\overline{\mathrm{WR}}$ line is used as a clock to the I/O port, again with sufficient overlap timing automatically provided so that the rising edge may be used as a data clock.

Figure 4.0-3A illustrates how additional wait states may be added with the $\overline{\text { WAIT }}$ line. The operation is identical to that previously described.

## BUS REQUEST/ACKNOWLEDGE CYCLE

Figure 4.0-4 illustrates the timing for a Bus Request/Acknowledge cycle. The $\overline{\text { BUSRQ }}$ signal is sampled by the CPU with the rising edge of the last clock period of any machine cycle. If the BUSRQ signal is active, the CPU will set its address, data and tri-state control signals to the high impedance state with the rising edge of the next clock pulse. At that time any external device can control the buses to transfer data between memory and I/O devices. (This is generally known as Direct Memory Access [DMA] using cycle stealing). The maximum time for the CPU to respond to a bus request is the length of a machine cycle and the external controller can maintain control of the bus for as many clock cycles as is desired. Note, however, that if very long DMA cycles are used, and dynamic memories are being used, the external controller must also perform the refresh function. This situation only occurs if very large blocks of data are transferred under DMA control. Also note that during a bus request cycle, the CPU cannot be interrupted by either a $\overline{\mathrm{NMI}}$ or an $\overline{\mathrm{INT}}$ signal.


INPUT OR OUTPUT CYCLES
FIGURE 4.0-3


INPUT OR OUTPUT CYCLES WITH WAIT STATES
FIGURE 4.0-3A

* Automatically inserted WAIT state


BUS REQUEST/ACKNOWLEDGE CYCLE
FIGURE 4.0-4

## INTERRUPT REQUEST/ACKNOWLEDGE CYCLE

Figure 4.0-5 illustrates the timing associated with an interrupt cycle. The interrupt signal ( $\overline{\text { INT }}$ ) is sampled by the CPU with the rising edge of the last clock at the end of any instruction. The signal will not be accepted if the internal CPU software controlled interrupt enable flip-flop is not set or if the BUSRQ signal is active. When the signal is accepted a special M1 cycle is generated. During this special M1 cycle the $\overline{\text { IORQ }}$ signal becomes active (instead of the normal MREQ) to indicate that the interrupting device can place an 8 -bit vector on the data bus. Notice that two wait states are automatically added to this cycle. These states are added so that a ripple priority interrupt scheme can be easily implemented. The two wait states allow sufficient time for the ripple signals to stabilize and identify which I/O device must insert the response vector. Refer to section 8.0 for details on how the interrupt response vector is utilized by the CPU.


INTERRUPT REQUEST/ACKNOWLEDGE CYCLE FIGURE 4.0-5

Figures 4.0-5A and 4.0-5B illustrate how a programmable counter can be used to extend interrupt acknowledge time. (Configured as shown to add one wait state)


EXTENDING INTERRUPT ACKNOWLEDGE TIME WITH WAIT STATE FIGURE 4.0-5A


## NON MASKABLE INTERRUPT RESPONSE

Figure 4.0-6 illustrates the request/acknowledge cycle for the non maskable interrupt. This signal is sampled at the same time as the interrupt line, but this line has priority over the normal interrupt and it can not be disabled under software control. Its usual function is to provide immediate response to important signals such as an impending power failure. The CPU response to a non maskable interrupt is similar to a normal memory read operation. The only difference being that the content of the data bus is ignored while the processor automatically stores the PC in the external stack and jumps to location $0066{ }_{\mathrm{H}}$. The service routine for the non maskable interrupt must begin at this location if this interrupt is used.

## HALT EXIT

Whenever a software halt instruction is executed the CPU begins executing NOP's until an interrupt is received (either a non maskable or a maskable interrupt while the interrupt flip flop is enabled). The two interrupt lines are sampled with the rising clock edge during each T 4 state as shown in figure 4.0-7. If a non maskable interrupt has been received or a maskable interrupt has been received and the interrupt enable flip-flop is set, then the halt state will be exited on the next rising clock edge. The following cycle will then be an interrupt acknowledge cycle corresponding to the type of interrupt that was received. If both are received at this time, then the non maskable one will be acknowledged since it has highest priority. The purpose of executing NOP instructions while in the halt state is to keep the memory refresh signals active. Each cycle in the halt state is a normal M1 (fetch) cycle except that the data received from the memory is ignored and a NOP instruction is forced internally to the CPU. The halt acknowledge signal is active during this time to indicate that the processor is in the halt state.


NON MASKABLE INTERRUPT REQUEST OPERATION FIGURE 4.0-6


### 5.0 Z-80 CPU INSTRUCTION SET

The Z-80 CPU can execute 158 different instruction types including all 78 of the 8080A CPU. The instructions can be broken down into the following major groups:

- Load and Exchange
- Block Transfer and Search
- Arithmetic and Logical
- Rotate and Shift
- Bit Manipulation (set, reset, test)
- Jump, Call and Return
- Input/Output
- Basic CPU Control


### 5.1 INTRODUCTION TO INSTRUCTION TYPES

The load instructions move data internally between CPU registers or between CPU registers and external memory. All of these instructions must specify a source location from which the data is to be moved and a destination location. The source location is not altered by a load instruction. Examples of load group instructions include moves between any of the general purpose registers such as move the data to Register B from Register C. This group also includes load immediate to any CPU register or to any external memory location. Other types of load instructions allow transfer between CPU registers and memory locations. The exchange instructions can trade the contents of two registers.

A unique set of block transfer instructions is provided in the Z-80. With a single instruction a block of memory of any size can be moved to any other location in memory. This set of block moves is extremely valuable when large strings of data must be processed. The Z-80 block search instructions are also valuable for this type of processing. With a single instruction, a block of external memory of any desired length can be searched for any 8-bit character. Once the character is found or the end of the block is reached, the instruction automatically terminates. Both the block transfer and the block search instructions can be interrupted during their execution so as to not occupy the CPU for long periods of time.

The arithmetic and logical instructions operate on data stored in the accumulator and other general purpose CPU registers or external memory locations. The results of the operations are placed in the accumulator and the appropriate flags are set according to the result of the operation. An example of an arithmetic operation is adding the accumulator to the contents of an external memory location. The results of the addition are placed in the accumulator. This group also includes 16-bit addition and subtraction between 16 -bit CPU registers.

The rotate and shift group allows any register or any memory location to be rotated right or left with or without carry either arithmetic or logical. Also, a digit in the accumulator can be rotated right or left with two digits in any memory location.

The bit manipulation instructions allow any bit in the accumulator, any general purpose register or any external memory location to be set, reset or tested with a single instruction. For example, the most significant bit of register H can be reset. This group is especially useful in control applications and for controlling software flags in general purpose programming.

The jump, call and return instructions are used to transfer between various locations in the user's program. This group uses several different techniques for obtaining the new program counter address from specific external memory locations. A unique type of call is the restart instruction. This instruction actually contains the new address as a part of the 8 -bit OP code. This is possible since only 8 separate addresses located in page zero of the external memory may be specified. Program jumps may also be achieved by loading register HL, IX or IY directly into the PC, thus allowing the jump address to be a complex furiction of the routine being executed.

The input/output group of instructions in the Z-80 allow for a wide range of transfers between external memory locations or the general purpose CPU registers, and the external I/O devices. In each case, the port number is provided on the lower 8 bits of the address bus during any I/O transaction. One instruction allows this port number to be specified by the second byte of the instruction while other Z-80 instructions allow it to be specified as the content of the C register. One major advantage of using the C register as a pointer to the $\mathrm{I} / \mathrm{O}$ device is that it allows different $\mathrm{I} / \mathrm{O}$ ports to share common software driver routines. This is not possible when the address is part of the OP code if the routines are stored in ROM. Another feature of these input instructions is that they set the flag register automatically so that additional operations are not required to determine the state of the input data (for example its parity). The Z-80 CPU includes single instructions that can move blocks of data (up to 256 bytes) automatically to or from any I/O port directly to any memory location. In conjunction with the dual set of general purpose registers, these instructions provide for fast I/O block transfer rates. The value of this I/O instruction set is demonstrated by the fact that the Z-80 CPU can provide all required floppy disk formatting (i.e., the CPU provides the preamble, address, data and enables the CRC codes) on double density floppy disk drives on an interrupt driven basis.

Finally, the basic CPU control instructions allow various options and modes. This group includes instructions such as setting or resetting the interrupt enable flip flop or setting the mode of interrupt response.

### 5.2 ADDRESSING MODES

Most of the Z-80 instructions operate on data stored in internal CPU registers, external memory or in the I/O ports. Addressing refers to how the address of this data is generated in each instruction. This section gives a brief summary of the types of addressing used in the Z-80 while subsequent sections detail the type of addressing available for each instruction group.

Immediate. In this mode of addressing the byte following the OP code in memory contains the actual operand.


Examples of this type of instruction would be to load the accumulator with a constant, where the constant is the byte immediately following the OP code.

Immediate Extended. This mode is merely an extension of immediate addressing in that the two bytes following the OP codes are the operand.


Examples of this type of instruction would be to load the HL register pair (16-bit register) with 16 bits (2 bytes) of data.

Modified Page Zero Addressing. The Z-80 has a special single byte CALL instruction to any of 8 locations in page zero of memory. This instruction (which is referred to as a restart) sets the PC to an effective address in page zero. The value of this instruction is that it allows a single byte to specify a complete 16-bit address where commonly called subroutines are located, thus saving memory space.

${ }^{0}$ Effective address is $\left(b_{5} b_{4} b_{3} 000\right)_{2}$

Relative Addressing. Relative addressing uses one byte of data following the OP code to specify a displacement from the existing program to which a program jump can occur. This displacement is a signed two's complement number that is added to the address of the OP code of the following instruction.
\(\left.\begin{array}{|l|}\hline OP Code <br>
\hline Operand <br>

\hline\end{array}\right\}\)| Jump relative (one byte OP code) |
| :--- |
| 8 -bit two's complement displacement added to Address (A+2) |

The value of relative addressing is that it allows jumps to nearby locations while only requiring two bytes of memory space. For most programs, relative jumps are by far the most prevalent type of jump due to the proximity of related program segments. Thus, these instructions can significantly reduce memory space requirements. The signed displacement can range between +127 and -128 from $\mathrm{A}+2$. This allows for a total displacement of +129 to -126 from the jump relative OP code address. Another major advantage is that it allows for relocatable code.

Extended Addressing. Extended Addressing provides for two bytes ( 16 bits) of address to be included in the instruction. This data can be an address to which a program can jump or it can be an address where an operand is located.


Extended addressing is required for a program to jump from any location in memory to any other location, or load and store data in any memory location.

When extended addressing is used to specify the source or destination address of an operand, the notation (nn) will be used to indicate the content of memory at nn , where nn is the 16 -bit address specified in the instruction. This means that the two bytes of address nn are used as a pointer to a memory location. The use of the parentheses always means that the value enclosed within them is used as a pointer to a memory location. For example, (1200) refers to the contents of memory at location 1200.

Indexed Addressing. In this type of addressing, the byte of data following the OP code contains a displacement which is added to one of the two index registers (the OP code specifies which index register is used) to form a pointer to memory. The contents of the index register are not altered by this operation.

| OP Code |  |
| :---: | :---: |
| OP Code | $\int$ two byte Or edo |
| Displacement | Operand added to index register to form a pointer to memory. |

An example of an indexed instruction would be to load the contents of the memory location (Index Register + Displacement ) into the accumulator. The displacement is a signed two's complement number. Indexed addressing greatly simplifies programs using tables of data since the index register can point to the start of any table. Two index registers are provided since very often operations require two or more tables. Indexed addressing also allows for relocatable code.

The two index registers in the Z-80 are referred to as IX and IY. To indicate indexed addressing the notation:

$$
(I X+d) \text { or }(I Y+d)
$$

is used. Here $d$ is the displacement specified after the $O P$ code. The parentheses indicate that this value is used as a pointer to external memory.

Register Addressing. Many of the Z-80 OP codes contain bits of information that specify which CPU register is to be used for an operation. An example of register addressing would be to load the data in register $B$ into register $C$.

Implied Addressing. Implied addressing refers to operations where the OP code automatically implies one or more CPU registers as containing the operands. An example is the set of arithmetic operations where the accumulator is always implied to be the destination of the results.

Register Indirect Addressing. This type of addressing specifies a 16-bit CPU register pair (such as HL) to be used as a pointer to any location in memory. This type of instruction is very powerful and it is used in a wide range of applications.


An example of this type of instruction would be to load the accumulator with the data in the memory location pointed to by the HL register contents. Indexed addressing is actually a form of register indirect addressing except that a displacement is added with indexed addressing Register indirect addressing allows for very powerful but simple to implement memory accesses. The block move and search commands in the Z-80 are extensions of this type of addressing where automatic register incrementing, decrementing and comparing has been added. The notation for indicating register indirect addressing is to put parentheses around the name of the register that is to be used as the pointer. For example, the symbol

## (HL)

specifies that the contents of the HL register are to be used as a pointer to a memory location. Often register indirect addressing is used to specify 16 -bit operands. In this case, the register contents point to the lower order portion of the operand while the register contents are automatically incremented to obtain the upper portion of the operand.

Bit Addressing. The Z-80 contains a large number of bit set, reset and test instructions. These instructions allow any memory location or CPU register to be specified for a bit operation through one of three previous addressing modes (register, register indirect and indexed) while three bits in the OP code specify which of the eight bits is to be manipulated.

## ADDRESSING MODE COMBINATIONS

Many instructions include more than one operand (such as arithmetic instructions or loads). In these cases, two types of addressing may be employed. For example, load can use immediate addressing to specify the source and register indirect or indexed addressing to specify the destination.

### 5.3 INSTRUCTION OP CODES

This section describes each of the Z-80 instructions and provides tables listing the OP codes for every instruction. In each of these tables the OP codes in shaded areas are identical to those offered in the 8080A CPU. Also shown is the assembly language mnemonic that is used for each instruction. All instruction OP codes are listed in hexadecimal notation. Single byte OP codes require two hex characters while double byte OP codes require four hex characters. The conversion from hex to binary is repeated here for convenience.

| Hex | Binary | Decimal | Hex |  | Binary |
| :---: | :---: | :---: | :---: | :---: | :---: | Decimal

Z-80 instruction mnemonics consist of an OP code and zero, one or two operands. Instructions in which the operand is implied have no operand. Instructions which have only one logical operand or those in which one operand is invariant (such as the Logical OR instruction) are represented by a one operand mnemonic. Instructions which may have two varying operands are represented by two operand mnemonics.

## LOAD AND EXCHANGE

Table 5.3-1 defines the OP code for all of the 8-bit load instructions implemented in the Z-80 CPU. Also shown in this table is the type of addressing used for each instruction. The source of the data is found on the top horizontal row while the destination is specified by the left hand column. For example, load register C from register B uses the OP code 48 H . In all of the tables the OP code is specified in hexadecimal notation and the 48 H ( $=01001000$ binary) code is fetched by the CPU from the external memory during M1 time, decoded and then the register transfer is automatically performed by the CPU.

The assembly language mnemonic for this entire group is LD , followed by the destination followed by the source (LD DEST., SOURCE). Note that several combinations of addressing modes are possible. For example, the source may use register addressing and the destination may be register indirect; such as load the memory location pointed to by register HL with the contents of register D. The OP code for this operation would be 72 . The mnemonic for this load instruction would be as follows:
LD (HL), D

The parentheses around the HL means that the contents of HL are used as a pointer to a memory location. In all Z-80 load instruction mnemonics the destination is always listed first, with the source following. The Z-80 assembly language has been defined for ease of programming. Every instruction is self documenting and programs written in Z-80 language are easy to maintain.

Note in table 5.3-1 that some load OP codes that are available in the Z-80 use two bytes. This is an efficient method of memory utilization since $8,16,24$ or 32 bit instructions are implemented in the Z-80. Thus often utilized instructions such as arithmetic or logical operations are only 8 -bits which results in better memory utilization than is achieved with fixed instruction sizes such as 16-bits.

All load instructions using indexed addressing for either the source or destination location actually use three bytes of memory with the third byte being the displacement $d$. For example a load register $E$ with the operand pointed to by IX with an offset of +8 would be written:

$$
\text { LD E, }(\mathrm{IX}+8)
$$

The instruction sequence for this in memory would be:


The two extended addressing instructions are also three byte instructions. For example the instruction to load the accumulator with the operand in memory location 6 F 32 H would be written:

LD A, (6F 32H)
and its instruction sequence would be:


Notice that the low order portion of the address is always the first operand.

The load immediate instructions for the general purpose 8-bit registers are two-byte instructions. The instruction load register H with the value 36 H would be written:

> LD H, 36H
and its sequence would be:


Loading a memory location using indexed addressing for the destination and immediate addressing for the source requires four bytes. For example:

$$
\mathrm{LD}(\mathrm{IX}-15), 21 \mathrm{H}
$$

would appear as:


Notice that with any indexed addressing the displacement always follows directly after the OP code.
Table 5.3-2 specifies the 16 -bit load operations. This table is very similar to the previous one. Notice that the extended addressing capability covers all register pairs. Also notice that register indirect operations specifying the stack pointer are the PUSH and POP instructions. The mnemonic for these instructions is "PUSH" and "POP." These differ from other 16-bit loads in that the stack pointer is automatically decremented and incremented as each byte is pushed onto or popped from the stack respectively. For example the instruction:

PUSH AF
is a single byte instruction with the OP code of F 5 H . When this instruction is executed the following sequence is generated:

Decrement SP
LD (SP), A
Decrement SP
LD (SP), F
Thus the external stack now appears as follows:



The POP instruction is the exact reverse of a PUSH. Notice that all PUSH and POP instructions utilize a 16 -bit operand and the high order byte is always pushed first and popped last. That is a:
PUSH BC is PUSH B then C
PUSH DE is PUSH D then E
PUSH HL is PUSH H then.L
POP HL is POP L then H

The instruction using extended immediate addressing for the source obviously requires 2 bytes of data following the OP code. For example:

LD DE, 0659H
will be:


In all extended immediate or extended addressing modes, the low order byte always appears first after the OP code.

Table 5.3-3 lists the 16 -bit exchange instructions implemented in the $\mathrm{Z}-80$. OP code 08 H allows the programmer to switch between the two pairs of accumulator flag registers while D 9 H allows the programmer to switch between the duplicate set of six general purpose registers. These OP codes are only one byte in length to absolutely minimize the time necessary to perform the exchange so that the duplicate banks can be used to effect very fast interrupt response times.

## BLOCK TRANSFER AND SEARCH

Table 5.3-4 lists the extremely powerful block transfer instructions. All of these instructions operate with three registers.

> HL points to the source location.
> DE points to the destination location.
> BC is a byte counter.

After the programmer has initialized these three registers, any of these four instructions may be used. The LDI (Load and Increment) instruction moves one byte from the location pointed to by HL to the location pointed to by DE. Register pairs HL and DE are then automatically incremented and are ready to point to the following locations. The byte counter (register pair BC) is also decremented at this time. This instruction is valuable when blocks of data must be moved but other types of processing are required between each move. The LDIR (Load, increment and repeat) instruction is an extension of the LDI instruction. The same load and increment operation is repeated until the byte counter reaches the count of zero. Thus, this single instruction can move any block of data from one location to any other.

Note that since 16 -bit registers are used, the size of the block can be up to 64 K bytes $(1 \mathrm{~K}=1024)$ long and it can be moved from any location in memory to any other location. Furthermore the blocks can be overlapping since there are absolutely no constraints on the data that is used in the three register pairs.

The LDD and LDDR instructions are very similar to the LDI and LDIR. The only difference is that register pairs HL and DE are decremented after every move so that a block transfer starts from the highest address of the designated block rather than the lowest.


## 16 BIT LOAD GROUP <br> 'LD' <br> 'PUSH' AND 'POP' <br> TABLE 5.3-2



EXCHANGES
'EX' AND 'EXX'
TABLE 5.3-3


## BLOCK TRANSFER GROUP

TABLE 5.3-4

Table 5.3-5 specifies the OP codes for the four block search instructions. The first, CPI (compare and increment) compares the data in the accumulator, with the contents of the memory location pointed to by register HL. The result of the compare is stored in one of the flag bits (see section 6.0 for a detailed explanation of the flag operations) and the HL register pair is then incremented and the byte counter (register pair BC ) is decremented.

The instruction CPIR is merely an extension of the CPI instruction in which the compare is repeated until either a match is found or the byte counter (register pair BC) becomes zero. Thus, this single instruction can search the entire memory for any 8 -bit character.

The CPD (Compare and Decrement) and CPDR (Compare, Decrement and Repeat) are similar instructions, their only difference being that they decrement HL after every compare so that they search the memory in the opposite direction. (The search is started at the highest location in the memory block).

It should be emphasized again that these block transfer and compare instructions are extremely powerful in string manipulation applications.

## ARITHMETIC AND LOGICAL

Table 5.3-6 lists all of the 8-bit arithmetic operations that can be performed with the accumulator, also listed are the increment (INC) and decrement (DEC) instructions. In all of these instructions, except INC and DEC, the specified 8 -bit operation is performed between the data in the accumulator and the source data specified in the table. The result of the operation is placed in the accumulator with the exception of compare (CP) that leaves the accumulator unaffected. All of these operations affect the flag register as a result of the specified operation. (Section 6.0 provides all of the details on how the flags are affected by any instruction type). INC and DEC instructions specify a register or a memory location as both source and destination of the result. When the source operand is addressed using the index registers the displacement must follow directly. With immediate addressing the actual operand will follow directly. For example the instruction:

AND 07H
would appear as:



Assuming that the accumulator contained the value F 3 H the result of 03 H would be placed in the accumulator:

$$
\begin{array}{ll}
\text { Acc before operation } & 11110011=\mathrm{F} 3 \mathrm{H} \\
\text { Operand } & 00000111=07 \mathrm{H} \\
\text { Result to Acc } & 00000011=03 \mathrm{H}
\end{array}
$$

The Add instruction (ADD) performs a binary add between the data in the source location and the data in the accumulator. The subtract (SUB) does a binary subtraction. When the add with carry is specified (ADC) or the subtract with carry (SBC), then the carry flag is also added or subtracted respectively. The flags and decimal adjust instruction (DAA) in the Z-80 (fully described in section 6.0) allow arithmetic operations for:
multiprecision packed BCD numbers
multiprecision signed or unsigned binary numbers
multiprecision two's complement signed numbers

Other instructions in this group are logical and (AND), logical or (OR), exclusive or (XOR) and compare (CP).

There are five general purpose arithmetic instructions that operate on the accumulator or carry flag. These five are listed in table 5.3-7. The decimal adjust instruction can adjust for subtraction as well as addition, thus making BCD arithmetic operations simple. Note that to allow for this operation the flag N is used. This flag is set if the last arithmetic operation was a subtract. The negate accumulator (NEG) instruction forms the two's complement of the number in the accumulator. Finally notice that a reset carry instruction is not included in the Z-80 since this operation can be easily achieved through other instructions such as a logical AND of the accumulator with itself.

Table 5.3-8 lists all of the 16 -bit arithmetic operations between 16 -bit registers. There are five groups of instructions including add with carry and subtract with carry. ADC and SBC affect all of the flags. These two groups simplify address calculation operations or other 16-bit arithmetic operations.

| SOURCE |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | REGISTER ADDRESSING |  |  |  |  |  |  | REG. INDIR. | INDEXED |  | IMMED. <br> n |
|  | A | B | C | D | E | H | L | (HL) | (IX+d) | (IY+d) |  |
| 'ADD' | 87 | 80 | 81 | 82 | 83 | 84 | 85 | 86 | $\begin{aligned} & \text { DD } \\ & 86 \\ & \text { d } \end{aligned}$ | $\begin{aligned} & \text { FD } \\ & 86 \\ & \text { d } \end{aligned}$ | C6 |
| $\begin{aligned} & \text { ADD w CARRY } \\ & \text { 'ADC' } \end{aligned}$ | 8F | 88 | 89 | 8A | 8B | 8 C | 8D | 8 E | $\begin{aligned} & \text { DD } \\ & 8 \mathrm{E} \\ & \text { d } \end{aligned}$ | $\begin{aligned} & \text { FD } \\ & 8 \mathrm{E} \\ & \mathrm{~d} \end{aligned}$ | CE |
| $\begin{aligned} & \text { SUBTRACT } \\ & \text { 'SUB' } \end{aligned}$ | 97 | 90 | 91 | 92 | 93 | 94 | 95 | 96 | $\begin{aligned} & \text { DD } \\ & 96 \\ & \text { d } \end{aligned}$ | $\begin{aligned} & \text { FD } \\ & 96 \\ & \text { d } \end{aligned}$ | D6 |
| $\begin{gathered} \text { SUB w CARRY } \\ { }^{\prime} S_{B C '} \end{gathered}$ | 9F | 98 | 99 | 9A | 9B | 9 C | 9D | 9 E | $\begin{aligned} & \mathrm{DD} \\ & 9 \mathrm{E} \\ & \mathrm{~d} \end{aligned}$ | $\begin{aligned} & \text { FD } \\ & 9 E \\ & \mathrm{~d} \end{aligned}$ | DE |
| 'AND' | A7 | A0 | A1 | A2 | A3 | A4 | A5 | A6 | $\begin{aligned} & \text { DD } \\ & \text { A6 } \\ & \text { d } \end{aligned}$ | $\begin{aligned} & \text { FD } \\ & \text { A6 } \\ & \text { d } \end{aligned}$ | $\begin{aligned} & \text { E6 } \\ & \text { n } \end{aligned}$ |
| 'XOR' | AF | A8 | A9 | AA | AB | AC | AD | AE | $\begin{aligned} & \text { DD } \\ & \text { AE } \\ & \text { d } \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { FD } \\ & \text { AE } \\ & d \end{aligned}$ | $\begin{aligned} & \mathrm{EE} \\ & \mathrm{n} \end{aligned}$ |
| 'OR' | B7 | B0 | B1 | B2 | B3 | B4 | B5 | B6 | $\begin{aligned} & \text { DD } \\ & \text { B6 } \\ & \text { d } \end{aligned}$ | $\begin{aligned} & \text { FD } \\ & \text { B6 } \\ & \text { d } \end{aligned}$ | $\begin{aligned} & \mathrm{F} 6 \\ & \mathrm{n} \end{aligned}$ |
| COMPARE 'CP' | BF | B8 | B9 | BA | BB | BC | BD | BE | $\begin{aligned} & \text { DD } \\ & \text { BE } \\ & \mathrm{d} \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{FD} \\ & \mathrm{BE} \\ & \mathrm{~d} \end{aligned}$ | FE |
| INCREMENT <br> 'INC' | 3 C | 04 | OC | 14 | 1 C | 24 | 2 C | 34 | $\begin{aligned} & \text { DD } \\ & 34 \\ & \mathrm{~d} \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { FD } \\ & 34 \\ & \text { d } \end{aligned}$ |  |
| $\begin{array}{\|c} \text { DECREMENT } \\ { }^{\text {'DEC' }} \end{array}$ | 3D | 05 | OD | 15 | 1D | 25 | 2D | 35 | $\begin{aligned} & \text { DD } \\ & 35 \\ & d \end{aligned}$ | FD 35 d |  |

8 BIT ARITHMETIC AND LOGIC
TABLE 5.3-6

| Decimal Adjust Acc, 'DAA' | 27 |
| :--- | :---: |
| Complement Acc, 'CPL' | $2 F$ |
| Negate Acc, 'NEG' <br> (2's complement) | ED <br> 44 |
| Complement Carry Flag, 'CCF' | $3 F$ |
| Set Carry Flag, 'SCF' | 37 |

GENERAL PURPOSE AF OPERATIONS
TABLE 5.3-7


## ROTATE AND SHIFT

A major capability of the Z-80 is its ability to rotate or shift data in the accumulator, any general purpose register, or any memory location. All of the rotate and shift OP codes are shown in table 5.3-9. Also included in the Z-80 are arithmetic and logical shift operations. These operations are useful in an extremely wide range of applications including integer multiplication and division. Two BCD digit rotate instructions (RRD and RLD) allow a digit in the accumulator to be rotated with the two digits in a memory location pointed to by register pair HL. (See figure 5.3-9). These instructions allow for efficient BCD arithmetic.

## BIT MANIPULATION

The ability to set, reset and test individual bits in a register or memory location is needed in almost every program. These bits may be flags in a general purpose software routine, indications of external control conditions or data packed into memory locations to make memory utilization more efficient.

The Z-80 has the ability to set, reset or test any bit in the accumulator, any general purpose register or any memory location with a single instruction. Table 5.3-10 lists the 240 instructions that are available for this purpose. Register addressing can specify the accumulator or any general purpose register on which the operation is to be performed. Register indirect and indexed addressing are available to operate on external memory locations. Bit test operations set the zero flag ( Z ) if the tested bit is a zero. (Refer to section 6.0 for further explanation of flag operation).

## JUMP, CALL AND RETURN

Figure 5.3-1 1 lists all of the jump, call and return instructions implemented in the Z-80 CPU. A jump is a branch in a program where the program counter is loaded with the 16 -bit value as specified by one of the three available addressing modes (Immediate Extended, Relative or Register Indirect). Notice that the jump group has several different conditions that can be specified to be met before the jump will be made. If these conditions are not met, the program merely continues with the next sequential instruction. The conditions are all dependent on the data in the flag register. (Refer to section 6.0 for details on the flag register). The immediate extended addressing is used to jump to any location in the memory. This instruction requires three bytes (two to specify the 16 -bit address) with the low order address byte first followed by the high order address byte.


## ROTATES AND SHIFTS

TABLE 5.3-9

For example an unconditional Jump to memory location 3E32H would be:


The relative jump instruction uses only two bytes, the second byte is a signed two's complement displacement from the existing PC. This displacement can be in the range of +129 to -126 and is measured from the address of the instruction OP code.

Three types of register indirect jumps are also included. These instructions are implemented by loading the register pair HL or one of the index registers IX or IY directly into the PC. This capability allows for program jumps to be a function of previous calculations.

A call is a special form of a jump where the address of the byte following the call instruction is pushed onto the stack before the jump is made. A return instruction is the reverse of a call because the data on the top of the stack is popped directly into the PC to form a jump address. The call and return instructions allow for simple subroutine and interrupt handling. Two special return instructions have been included in the Z-80 family of components. Thereturn from interrupt instruction (RETI) and the return from non maskable interrupt (RETN) are treated in the CPU as an unconditional return identical to the OP code C 9 H . The difference is that (RETI) can be used at the end of an interrupt routine and all Z-80 peripheral chips will recognize the execution of this instruction for proper control of nested priority interrupt handling. This instruction coupled with the Z-80 peripheral devices implementation simplifies the normal return from nested interrupt. Without this feature the following software sequence would be necessary to inform the interrupting device that the interrupt routine is completed:

| BIT |  | register addressing |  |  |  |  |  |  |  | indexed |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | A | в | c | D | E | н | ᄂ | (HL) | (1X+d) | (d) |
| TEST | 0 | CB 47 | $\begin{aligned} & \text { CB } \\ & 40 \end{aligned}$ | $\begin{aligned} & \text { CB } \\ & 41 \end{aligned}$ | $\begin{aligned} & \mathrm{CB} \\ & 42 \end{aligned}$ | $\begin{aligned} & c \mathrm{cB} \\ & 43 \end{aligned}$ | CB <br> 44 | CB | ${ }_{46}^{\text {CB }}$ | $\begin{aligned} & \hline \mathrm{DD} \\ & \text { CB } \\ & 46 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline \mathrm{FD} \\ & \mathrm{CD} \\ & 46 \\ & 46 \\ & \hline \end{aligned}$ |
|  | 1 | ${ }_{4 F}^{\text {CB }}$ | ${ }_{48}{ }_{48}$ | $\begin{aligned} & \text { CB } \\ & \hline 9 \end{aligned}$ | ${ }_{4 \mathrm{CB}}^{4 \mathrm{C}}$ | ${ }_{4 B}^{C B}$ | ${ }_{4 \mathrm{CB}}^{\mathrm{CB}}$ | ${ }_{40}^{C B}$ | ${ }_{4}^{\text {CB }}$ | $\begin{aligned} & \mathrm{DD} \\ & \mathrm{CB} \\ & 4 \mathrm{E} \end{aligned}$ | $\begin{aligned} & \text { FD } \\ & \hline 8 \\ & 4 \mathrm{CB} \\ & \hline \end{aligned}$ |
|  | 2 | CB | $\begin{aligned} & \text { CB } \\ & 50 \end{aligned}$ | CB 51 | CB 52 | c8 53 | $\stackrel{\text { c8 }}{\text { c8 }}$ | ${ }_{55}^{\text {cB }}$ | ${ }_{56}^{\text {cB }}$ | $\begin{aligned} & \hline \mathrm{DD} \\ & \text { CB } \\ & 56 \end{aligned}$ | $\begin{aligned} & \hline \mathrm{fD} \\ & \mathrm{cog} \\ & 56 \\ & 56 \end{aligned}$ |
|  | 3 | cb 5 F | $\begin{gathered} \text { CB } \\ 58 \end{gathered}$ | $\begin{aligned} & \mathrm{CB} \\ & 59 \end{aligned}$ | $\begin{aligned} & \text { CB } \\ & 5 A \end{aligned}$ | ${ }_{58}^{\text {CB }}$ | CB | ¢ ${ }_{50}^{\text {cb }}$ | ¢ ${ }_{\text {CB }}$ | $\begin{aligned} & \hline \mathrm{DD} \\ & \mathrm{CD} \\ & \mathrm{~d} \\ & \hline \mathrm{E} \\ & \hline \end{aligned}$ |  |
|  | 4 | $\begin{aligned} & \text { CB } \\ & 67 \end{aligned}$ | $\begin{aligned} & \mathrm{CB} \\ & 60 \end{aligned}$ | $\begin{aligned} & \text { CB } \\ & 61 \end{aligned}$ | $\begin{aligned} & \mathrm{CB} \\ & 62 \end{aligned}$ | $\begin{gathered} \text { CB } \\ 63 \end{gathered}$ | ${ }_{64}^{\text {c8 }}$ | ${ }_{65}^{\text {c8 }}$ | ${ }_{66}^{\text {cB }}$ | $\begin{aligned} & \hline \mathrm{DO} \\ & \hline \mathrm{CB} \\ & 68 \\ & \hline \end{aligned}$ |  |
|  | 5 | ${ }_{6}^{\text {Cb }}$ | ${ }_{68}^{\text {CB }}$ | $\begin{gathered} \text { CB } \\ 69 \end{gathered}$ | ${ }_{6 \mathrm{CB}}^{\mathrm{CB}}$ | ${ }_{68}^{\text {C8 }}$ | cb | Cb | ${ }_{6 E}^{\text {CB }}$ |  |  |
|  | ${ }^{6}$ | $\begin{aligned} & \mathrm{CB} \\ & \hline 7 \end{aligned}$ | ${ }_{70}^{\mathrm{CB}}$ | ${ }_{71}{ }^{\text {CB }}$ | ${ }_{72}$ | ${ }_{73}^{\text {c8 }}$ | ${ }_{74}^{\text {CB }}$ | ${ }_{75}^{68}$ | ${ }_{76} 7$ | $\begin{aligned} & 0 \mathrm{D} \\ & \hline \mathrm{CB} \\ & 0 \\ & 76 \end{aligned}$ |  |
|  | 7 | $\underset{7 \mathrm{FB}}{\mathrm{CB}}$ | $\begin{gathered} \mathrm{CB} \\ 78 \end{gathered}$ | $\underset{79}{\mathrm{CB}}$ | $\begin{gathered} c B \\ 7 A \end{gathered}$ | $\begin{gathered} c \mathrm{c} \\ 78 \end{gathered}$ | ${ }_{78}^{\text {cB }}$ | ${ }_{70} \mathrm{CB}$ | ${ }_{\text {c }}^{\text {CB }}$ |  |  |
| $\begin{array}{\|l\|l\|} \hline \text { RESET } \\ \hline \text { BTTE } \\ { }^{\text {RES }} \end{array}$ | 0 | C88 | $\begin{aligned} & \text { CB } \\ & 80 \end{aligned}$ | $\begin{aligned} & \text { cB } \\ & 81 \end{aligned}$ | $\begin{aligned} & \text { cB } \\ & 82 \end{aligned}$ | $\begin{gathered} \text { CB } \\ 83 \end{gathered}$ | ${ }_{84}^{\text {CB }}$ | ${ }_{85}^{\text {CB }}$ | CB 86 | $\begin{aligned} & \text { 品 } \\ & \text { d } \\ & 86 \\ & \hline \end{aligned}$ |  |
|  | 1 | ${ }_{88}^{\text {CB }}$ | CB 88 | $\underset{89}{\mathrm{CB}}$ | $\begin{gathered} \text { CB } \\ \text { CB } \end{gathered}$ | $\begin{gathered} \text { cB } \\ 88 \end{gathered}$ | $\begin{aligned} & \text { CB } \\ & { }_{8 C} \end{aligned}$ | CB | ${ }_{8}^{\text {CB }}$ | $\begin{aligned} & \hline \mathrm{DD} \\ & \hline \mathrm{CB} \\ & \text { de } \\ & \hline 8 \end{aligned}$ |  |
|  | 2 | CB 97 | $\begin{aligned} & \text { cB } \\ & 90 \end{aligned}$ | $\begin{aligned} & \text { CB } \\ & 91 \end{aligned}$ | $\begin{aligned} & \mathrm{cB} \\ & 92 \end{aligned}$ | $\begin{gathered} \text { CB } \\ 93 \end{gathered}$ | $\begin{gathered} \text { CB } \\ 94 \end{gathered}$ | $\begin{aligned} & \text { CB } \\ & 95 \end{aligned}$ | ${ }_{96}^{\text {CB }}$ | $\begin{aligned} & \hline \mathrm{DD} \\ & \mathrm{CB}_{\mathrm{B}} \\ & 96 \end{aligned}$ |  |
|  | 3 | ${ }_{9 F}^{\text {CB }}$ | $\begin{aligned} & \text { CB } \\ & 98 \end{aligned}$ | $\begin{gathered} \text { CB } \\ 99 \end{gathered}$ | $\begin{gathered} \text { CB } \\ 9 \mathrm{~A} \end{gathered}$ | $\begin{gathered} \text { CB } \\ 9 B \end{gathered}$ | $\begin{aligned} & \text { CB } \\ & { }_{9 C} \end{aligned}$ | ${ }_{90}^{\text {CB }}$ | ${ }_{9}^{\text {CBE }}$ |  |  |
|  | 4 | $\begin{aligned} & \text { CB } \\ & \text { A7 } \end{aligned}$ | $\underset{\text { AB }}{\substack{\mathrm{CB}}}$ | ${ }_{\mathrm{CB}}^{\mathrm{CB}}$ | ${ }_{\text {A } 22}$ | ${ }_{\text {A3 }}{ }^{\text {B }}$ | ${ }_{\text {A4 }}^{\mathrm{CB}}$ | ${ }_{\text {A5 }}^{\text {CB }}$ | ${ }_{\text {A }}^{\text {CB }}$ |  |  |
|  | 5 | $\underset{A F}{C B}$ | $\underset{A B}{C B}$ | $\begin{gathered} \text { CB } \\ \text { A9 } \end{gathered}$ | ${ }_{\text {AB }}^{\text {AB }}$ | ${ }_{\text {AB }}^{\text {CB }}$ | ${ }_{\text {AC }}^{\text {CB }}$ | ${ }_{\text {AD }}^{\text {CB }}$ | $\stackrel{\text { cb }}{\text { CB }}$ | $\begin{aligned} & \hline \mathrm{DD} \\ & \hline \mathrm{c}_{\mathrm{B}} \\ & \mathrm{AE} \end{aligned}$ |  |
|  | 6 | $\begin{aligned} & \text { CB } \\ & \text { B7 } \end{aligned}$ | $\begin{gathered} \text { CB } \\ \text { Bo } \end{gathered}$ | CB <br> ${ }_{B 1}$ | $\begin{gathered} \mathrm{CB} \\ \mathrm{B2} \end{gathered}$ | $\underset{\text { B3 }}{\text { B8 }}$ | ${ }_{\text {B4 }}^{\text {CB }}$ | ${ }_{\text {B }}^{\text {CB }}$ | ${ }_{\text {cb }}^{\text {CB }}$ | $\begin{aligned} & \text { Ac } \\ & \hline \mathrm{CD} \\ & \text { d } \\ & \hline 86 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { AD } \\ & \text { CD } \\ & d \\ & \hline 86 \\ & \hline \end{aligned}$ |
|  | 7 | $\underset{\mathrm{BF}}{\mathrm{CB}}$ | $\begin{gathered} \text { CB } \\ B 8 \end{gathered}$ | $\begin{aligned} & \text { cB } \\ & \text { B9 } \end{aligned}$ | $\underset{\text { BA }}{\text { CB }}$ | $\underset{\mathrm{BB}}{\mathrm{CB}}$ | $\stackrel{C B}{\text { CB }}$ | $\begin{aligned} & \mathrm{CB} \\ & \mathrm{BD} \end{aligned}$ | ${ }_{\text {ce }}^{\text {CB }}$ | $\begin{aligned} & \hline \mathrm{DD} \\ & \mathrm{CB} \\ & \mathrm{~d} \\ & \hline \mathrm{BE} \end{aligned}$ | FD <br>  <br> CD <br> CB <br> BE |
| $\begin{array}{\|l\|l\|} \hline \text { SET } \\ \text { SBT } \\ \text { SSET } \end{array}$ | 0 | $\begin{aligned} & \text { CB } \\ & \text { C7 } \end{aligned}$ | ${ }_{\mathrm{CB}}^{\mathrm{CB}}$ | $\begin{aligned} & \mathrm{CB}_{\mathrm{CB}} \end{aligned}$ | ${ }_{\text {c }}^{\text {c }}$ | cb <br> c3 | ${ }_{C 4}^{\mathrm{CB}}$ | C8 | $\begin{gathered} \text { CB } \\ \text { C6 } \end{gathered}$ | $\begin{aligned} & \hline \mathrm{DO} \\ & \mathrm{CB} \\ & \text { C6 } \\ & \hline \end{aligned}$ |  |
|  | 1 | $\stackrel{\text { CB }}{\text { CF }}$ | $\begin{gathered} \text { CB } \\ \text { C8 } \end{gathered}$ | $\begin{gathered} \mathrm{CB} \\ \mathrm{cg} \end{gathered}$ | ${ }_{\text {CBA }}^{\text {CB }}$ | $\begin{gathered} \mathrm{CB} \\ \mathrm{CB} \end{gathered}$ | cb <br> ç <br>  | $\begin{aligned} & \mathrm{CB} \\ & \mathrm{CD} \end{aligned}$ | $\begin{gathered} \text { CB } \\ \text { CE } \end{gathered}$ | $\begin{aligned} & \hline \mathrm{DO}_{0} \\ & \mathrm{CB}^{\mathrm{CE}} \\ & \hline \end{aligned}$ | (ed |
|  | 2 | $\begin{aligned} & \mathrm{CB} \\ & \mathrm{D7} \end{aligned}$ | $\begin{aligned} & \text { CB } \\ & \text { DO } \end{aligned}$ | $\begin{aligned} & \mathrm{CB} \\ & \mathrm{CB}_{1} \end{aligned}$ | CB | ${ }_{\text {CB }}^{\text {CB }}$ | CB | CB | $\mathrm{Cb}_{\mathrm{CB}}^{\text {D6 }}$ | $\begin{aligned} & \hline \mathrm{DD} \\ & \mathrm{CD}_{8} \\ & \mathrm{D}_{6} \\ & \hline \end{aligned}$ |  |
|  | 3 | $\begin{gathered} \text { CB } \\ \text { DF } \end{gathered}$ | $\begin{gathered} \text { CB } \\ \mathrm{DB} \end{gathered}$ | $\begin{gathered} \mathrm{CB} \\ \mathrm{Dg} \end{gathered}$ | $\begin{aligned} & \text { CB } \\ & \mathrm{DA} \end{aligned}$ | $\begin{gathered} \mathrm{CB} \\ \mathrm{DB} \end{gathered}$ | $\begin{aligned} & \mathrm{CB} \\ & { }_{\mathrm{DC}} \end{aligned}$ | ${ }_{\text {CB }}^{\text {CB }}$ | $\begin{gathered} \text { CB } \\ \mathrm{DE} \end{gathered}$ | $\begin{aligned} & \hline 0 \mathrm{D} \\ & \hline \mathrm{CB} \\ & \mathrm{DE} \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { FD } \\ & \text { CD } \\ & \text { de } \\ & \hline \end{aligned}$ |
|  | 4 | $\underset{\text { EB }}{\substack{\text { EB }}}$ | $\begin{gathered} \mathrm{CB} \\ \mathrm{ED} \end{gathered}$ | $\begin{gathered} \text { CB } \\ E 1 \end{gathered}$ | CB | C3 | CB4 | ${ }_{\text {E 5 }}^{\text {c }}$ | ${ }_{\text {CB }}^{\text {CB }}$ |  |  |
|  | 5 | $\stackrel{\text { CB }}{\text { EF }}$ | C8 | ${ }_{\text {C9 }}^{\text {¢ }}$ | CB | ${ }_{\text {c8 }}^{\text {CB }}$ | CB | CB | CB | $\begin{aligned} & \hline \mathrm{OD} \\ & \text { 品 } \\ & \text { EE } \\ & \hline \end{aligned}$ |  |
|  | 6 | $\begin{gathered} \text { CB } \\ \text { F7 } \end{gathered}$ | $\begin{gathered} \text { CB } \\ \text { f0 } \end{gathered}$ | $\underset{\text { FB }}{\substack{ \\\hline}}$ | $\underset{F 2}{C B}$ | ci ${ }_{\text {c }}$ | ${ }_{\text {F }}^{\text {c }}$ | ${ }_{\text {F5 }}^{\text {c }}$ | ${ }_{\text {F6 }}^{\text {cb }}$ | $\begin{aligned} & \hline \mathrm{CD} \\ & \mathrm{CB}_{8} \\ & \mathrm{~F}_{6} \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline \mathrm{FD} \\ & \text { CB } \\ & \mathrm{P}_{6} \\ & \hline \end{aligned}$ |
|  | 7 | $\begin{gathered} \mathrm{CB} \\ \mathrm{FF} \end{gathered}$ | $\begin{gathered} \substack{\mathrm{CB} \\ \mathrm{BB}} \end{gathered}$ | $\underset{\substack{\mathrm{CB} \\ \mathrm{F9}}}{ }$ | $\stackrel{c}{\text { cb }}$ F $^{\text {c }}$ | ${ }_{\text {CB }}^{\text {CB }}$ | ${ }_{\text {Fc }} \mathrm{CB}$ | ${ }_{\text {FD }}^{\text {Cb }}$ | $\underset{\substack{\mathrm{CB} \\ \text { F }}}{ }$ | $\begin{aligned} & \mathrm{dD} \\ & \mathrm{CB} \\ & \mathrm{~d} \\ & \hline \mathrm{FE} \\ & \hline \end{aligned}$ |  |


| Disable Interrupt | -prevent interrupt before <br> routine is exited. |
| :--- | ---: |
| LD A, n | -notify peripheral that service <br> OUT n, A |
| routine is complete |  |

Return
This seven byte sequence can be replaced with the one byte EI instruction and the two byte RETI instruction in the Z80. This is important since interrupt service time often must be minimized.

To facilitate program loop control the instruction DJNZ e can be used advantageously. This two byte, relative jump instruction decrements the $B$ register and the jump occurs if the $B$ register has not been decremented to zero. The relative displacement is expressed as a signed two's complement number. A simple example of its use might be:

Address
$\mathrm{N}, \mathrm{N}+1$

## Instruction

$\mathrm{N}+2$ to $\mathrm{N}+9$
$\mathrm{N}+10, \mathrm{~N}+11$
$\mathrm{N}+12$

## Comments

; set B register to count of 7
; loop to be performed 7 times
; to jump from $\mathrm{N}+12$ to $\mathrm{N}+2$

| CONDITION |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | UN. COND. | CARRY | NON CARRY | ZERO | $\begin{aligned} & \text { NON } \\ & \text { ZERO } \end{aligned}$ | PARITY <br> EVEN | PARITY ODD | $\begin{aligned} & \text { SIGN } \\ & \text { NEG } \end{aligned}$ | SIGN POS | $\underset{\substack{\text { REG } \\ \mathbf{B}=0}}{ }$ |
| JUMP 'JP' | IMMED. EXT. | nn | $\begin{aligned} & \text { C3 } \\ & \mathrm{n} \\ & \mathrm{n} \end{aligned}$ | $\begin{aligned} & \text { DA } \\ & \mathrm{n} \\ & \mathrm{n} \end{aligned}$ | $\begin{aligned} & \text { D2 } \\ & \text { n } \\ & \mathrm{n} \end{aligned}$ | $\overline{C A}$ n $n$ | $\begin{aligned} & \mathrm{C} 2 \\ & \mathrm{n} \\ & \mathrm{n} \end{aligned}$ | $\begin{aligned} & \text { EA } \\ & \mathrm{n} \\ & \mathrm{n} \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{E} 2 \\ & \mathrm{n} \\ & \mathrm{n} \end{aligned}$ | $\begin{aligned} & \text { FA } \\ & \mathrm{n} \\ & \mathrm{n} \end{aligned}$ | F2 <br> n <br> n |  |
| IUMP 'IR' | DELATIVE | PC+E | $\begin{gathered} 16 \\ \mathrm{e}-2 \end{gathered}$ | $\begin{aligned} & 38 \\ & e-2 \end{aligned}$ | $\begin{aligned} & 30 ̄ \\ & \text { e-2 } \end{aligned}$ | $\begin{aligned} & 28 \\ & e-2 \end{aligned}$ | $\begin{gathered} 20 \\ e-2 \end{gathered}$ |  |  |  |  |  |
| JUMP 'JP' |  | (HL) | E9 |  |  |  |  |  |  |  |  |  |
| JUMP 'JP' | REG. INDIR. | (IX) | $\begin{aligned} & \text { DD } \\ & \text { E9 } \end{aligned}$ |  |  |  |  |  |  |  |  |  |
| JUMP 'JP' |  | (IY) | $\begin{aligned} & \text { FD } \\ & \text { E9 } \end{aligned}$ |  |  |  |  |  |  |  |  |  |
| 'CALL' | IMMED. EXT. | nn | $\begin{aligned} & \mathrm{CD} \\ & \mathrm{n} \\ & \mathrm{n} \end{aligned}$ | $\begin{aligned} & \text { DC } \\ & \text { n } \\ & \text { n } \end{aligned}$ | $\begin{aligned} & \mathrm{D} 4 \\ & \mathrm{n} \\ & \mathrm{n} \end{aligned}$ | $\begin{aligned} & \text { CC } \\ & \text { n } \\ & \mathrm{n} \end{aligned}$ | $\begin{aligned} & \text { C4 } \\ & n \\ & n \end{aligned}$ | EC | $\begin{aligned} & \text { E4 } \\ & \text { n } \\ & n \end{aligned}$ | $\begin{aligned} & \text { FC } \\ & \mathrm{n} \\ & \mathrm{n} \end{aligned}$ | $\begin{aligned} & \text { F4 } \\ & \mathrm{n} \\ & \mathrm{n} \end{aligned}$ |  |
| DECREMENT B, JUMP IF NON ZERO ‘DJNZ' | RELATIVE | PC+e |  |  |  |  |  |  |  |  |  | $\begin{aligned} & 10 \\ & e-2 \end{aligned}$ |
| RETURN 'RET' | REGISTER INDIR. | $\begin{aligned} & (S P) \\ & (S P+1) \end{aligned}$ | c9 | D8 | D0 | C8 | co | E8 | E0 | F8 | FO |  |
| RETURN FROM INT 'RETI' | REG. INDIR. | $\begin{aligned} & (S P) \\ & (S P+1) \end{aligned}$ | $\begin{aligned} & \text { ED } \\ & 4 D \end{aligned}$ |  |  |  |  |  |  |  |  |  |
| RETURN FROM NON MASKABLE INT 'RETN' | REG. INDIR. | $\left\lvert\, \begin{aligned} & (S P) \\ & (S P+1) \end{aligned}\right.$ | $\begin{aligned} & \text { ED } \\ & 45 \end{aligned}$ |  |  |  |  |  |  |  |  |  |

NOTE-CERTAIN
FLAGS HAVE MORE
THAN ONE PURPOSE.
REFER TO SECTION
6.0 FOR DETAILS
'Table 5.3-12 lists the eight OP codes for the restart instruction. This instruction is a single byte call to any of the eight addresses listed. The simple mnemonic for these eight calls is also shown. The value of this instruction is that frequently used routines can be called with this instruction to minimize memory usage.


## RESTART GROUP

TABLE 5.3-12

## INPUT/OUTPUT

The Z-80 has an extensive set of Input and Output instructions as shown in table 5.3-13 and table .5.3-14. The addressing of the input or output device can be either absolute or register indirect, using the C register. Notice that in the register indirect addressing mode data can be transferred between the I/O devices and any of the internal registers. In addition eight block transfer instructions have been implemented. These instructions are similar to the memory block transfers except that they use register pair HL for a pointer to the memory source (output commands) or destination (input commands) while register B is used as a byte counter. Register C holds the address of the port for which the input or output command is desired. Since register $B$ is eight bits in length, the I/O block transfer command handles up to 256 bytes.

In the instructions IN A, $n$ and OUT $n$, A the I/O device address $n$ appears in the lower half of the address bus ( $\mathrm{A}_{0}-\mathrm{A}_{7}$ ) while the accumulator content is transferred in the upper half of the address bus. In all register indirect input output instructions, including block I/O transfers the content of register C is transferred to the lower half of the address bus (device address) while the content of register B is transferred to the upper half of the address bus.


## CPU CONTROL GROUP

The final table, table 5.3-15 illustrates the six general purpose CPU control instructions. The NOP is a donothing instruction. The HALT instruction suspends CPU operation until a subsequent interrupt is received, while the DI and EI are used to lock out and enable interrupts. The three interrupt mode commands set the CPU into any of the three available interrupt response modes as follows. If mode zero is set the interrupting device can insert any instruction on the data bus and allow the CPU to execute it. Mode 1 is a simplified mode where the CPU automatically executes a restart (RST) to location 0038 H so that no external hardware is required. (The old PC content is pushed onto the stack). Mode 2 is the most powerful in that it allows for an indirect call to any location in memory. With this mode the CPU forms a 16 -bit memory address where the upper 8 -bits are the content of register I and the lower 8 -bits are supplied by the interrupting device. This address points to the first of two sequential bytes in a table where the address of the service routine is located. The CPU automatically obtains the starting address and performs a CALL to this address.



OUTPUT GROUP
TABLE 5.3-14

| 'NOP' | 00 |  |
| :---: | :---: | :---: |
| 'HALT' | 76 |  |
| DISABLE INT ' ${ }^{\text {(DI) }}$ ' | F3 |  |
| ENABLE INT '(EI)' | FB |  |
| SET INT MODE 0 'IMO' | $\begin{aligned} & \text { ED } \\ & 46 \end{aligned}$ | 8080A MODE |
| SET INT MODE 1 'IM1' | $\begin{aligned} & \text { ED } \\ & 56 \end{aligned}$ | CALL TO LOCATION $\mathbf{0 0 3 8}_{\mathbf{H}}$ |
| SET INT MODE 2 'IM2' | $\begin{aligned} & \text { ED } \\ & \mathbf{5 E} \end{aligned}$ | INDIRECT CALL USING REGISTER I AND 8 BITS FROM INTERRUPTING DEVICE AS A POINTER. |

MISCELLANEOUS CPU CONTROL
TABLE 5.3-15
-BLANK-
-38-

### 6.0 FLAGS

Each of the two Z-80 CPU Flag registers contains six bits of information which are set or reset by various CPU operations. Four of these bits are testable; that is, they are used as conditions for jump, call or return instructions. For example a jump may be desired only if a specific bit in the flag register is set. The four testable flag bits are:

1) Carry Flag (C) - This flag is the carry from the highest order bit of the accumulator. For example, the carry flag will be set during an add instruction where a carry from the highest bit of the accumulator is generated. This flag is also set if a borrow is generated during a subtraction instruction. The shift and rotate instructions also affect this bit.
2) Zero Flag (Z) - This flag is set if the result of the operation loaded a zero into the accumulator. Otherwise it is reset.
3) Sign Flag (S) - This flag is intended to be used with signed numbers and it is set if the result of the operation was negative. Since bit 7 (MSB) represents the sign of the number (A negative number has a 1 in bit 7), this flag stores the state of bit 7 in the accumulator.
4) Parity/Overflow Flag ( $\mathrm{P} / \mathrm{V}$ ) - This dual purpose flag indicates the parity of the result in the accumulator when logical operations are performed (such as AND A, B) and it represents overflow when signed two's complement arithmetic operations are performed. The Z-80 overflow flag indicates that the two's complement number in the accumulator is in error since it has exceeded the maximum possible $(+127)$ or is less than the minimum possible $(-128)$ number than can be represented in two's complement notation. For example consider adding:

$$
\begin{aligned}
+120 & =01111000 \\
+105 & =\frac{01101001}{\mathrm{C}}=\frac{011100001}{0}=-95(\text { wrong }) \text { Overflow has occured }
\end{aligned}
$$

Here the result is incorrect. Overflow has occurred and yet there is no carry to indicate an error. For this case the overflow flag would be set. Also consider the addition of two negative numbers:

$$
\begin{aligned}
-5 & = \\
& 11111011 \\
-16 & = \\
\hline \mathrm{C} & =\frac{11110000}{111101011}=-21 \text { correct }
\end{aligned}
$$

Notice that the answer is correct but the carry is set so that this flag can not be used as an overflow indicator. In this case the overflow would not be set.

For logical operations (AND, OR, XOR) this flag is set if the parity of the result is even and it is reset if it is odd.

There are also two non-testable bits in the flag register. Both of these are used for BCD arithmetic. They are:

1) Half carry $(\mathrm{H})$ - This is the BCD carry or borrow result from the least significant four bits of operation. When using the DAA (Decimal Adjust Instruction) this flag is used to correct the result of a previous packed decimal add or subtract.
2) Subtract Flag $(N)$ - Since the algorithm for correcting BCD operations is different for addition or subtraction, this flag is used to specify what type of instruction was executed last so that the DAA operation will be correct for either addition or subtraction.

The Flag register can be accessed by the programmer and its format is as follows:


X means flag is indeterminate.

Table 6.0-1 lists how each flag bit is affected by various CPU instructions. In this table a ' $\bullet$ ' indicates that the instruction does not change the flag, an ' X ' means that the flag goes to an indeterminate state, a ' 0 ' means that it is reset, a ' 1 ' means that it is set and the symbol ' 1 ' indicates that it is set or reset according to the previous discussion. Note that any instruction not appearing in this table does not affect any of the flags.

Table 6.0-1 includes a few special cases that must be described for clarity. Notice that the block search instruction sets the Z flag if the last compare operation indicated a match between the source and the accumulator data. Also, the parity flag is set if the byte counter (register pair BC) is not equal to zero. This same use of the parity flag is made with the block move instructions. Another special case is during block input or output instructions, here the Z flag is used to indicate the state of register B which is used as a byte counter. Notice that when the I/O block transfer is complete, the zero flag will be reset to a zero (i.e. $B=0$ ) while in the case of a block move command the parity flag is reset when the operation is complete. A final case is when the refresh or I register is loaded into the accumulator, the interrupt enable flip flop is loaded into the parity flag so that the complete state of the CPU can be saved at any time.

| Instruction | C |  |  | V ${ }^{\text {S }}$ |  | N | H | Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ADD A, s; ADC A,s | $\downarrow$ | $\downarrow$ | V | $\downarrow$ | 0 | 0 | $\downarrow$ | 8-bit add or add with carry |
| SUB s; SBC A, s, CP s, NEG | $\downarrow$ | $\downarrow$ | V | $\downarrow$ | 1 | 1 | $\downarrow$ | 8 -bit subtract, subtract with carry, compare and negate accumulator |
| AND s | 0 | $\downarrow$ | P | $\downarrow$ | 0 | 0 | 1 | Logical operations |
| OR s; XOR s | 0 | $\downarrow$ | P | $\downarrow$ | 0 | 0 | 0 | And set's different flags |
| INC s | - | $\downarrow$ | V | $\downarrow$ | 0 | 0 | $\downarrow$ | 8 -bit increment |
| DEC m | - | $\downarrow$ | V | $\downarrow$ | 1 | 1 | $\downarrow$ | 8 -bit decrement |
| ADD DD, ss | $\downarrow$ | - | - | - | 0 | 0 | X | 16-bit add |
| ADC HL, ss | $\downarrow$ | $\downarrow$ | V | $\downarrow$ | 0 | 0 | X | 16-bit add with carry |
| SBC HL, ss | $\uparrow$ | 1 | V | $\downarrow$ | 1 | 1 | X | 16-bit subtract with carry |
| RLA; RLCA, RRA, RRCA | $\uparrow$ | $\bullet$ | - | $\bullet$ | 0 | 0 | 0 | Rotate accumulator |
| RL m; RLC m; RR m; RRC m SLA m; SRA m; SRL m . | $\downarrow$ | $\downarrow$ | P | $\downarrow$ | 0 | 0 | 0 | Rotate and shift location m |
| RLD, RRD | - | $\downarrow$ | P | $\downarrow$ | 0 | 0 | 0 | Rotate digit left and right |
| DAA | $\uparrow$ | $\downarrow$ | $\mathbf{P}$ | $\uparrow$ | - | - | $\downarrow$ | Decimal adjust accumulator |
| CPL | - | - | - | - | 1 | 1 | 1 | Complement accumulator |
| SCF | 1 | - | - | - | 0 | 0 | 0 | Set carry |
| CCF | $\downarrow$ | - | - | - | 0 | 0 | X | Complement carry |
| IN r, (C) | - | $\downarrow$ | P | $\downarrow$ | 0 | 0 | 0 | Input register indirect |
| INI; IND; OUTI; OUTD | - | $\downarrow$ | X | X | 1 | 1 | X | Block input and output |
| INIR; INDR; OTIR; OTDR | - | 1 | X | X | X 1 | 1 | X | $Z=0$ if $B \neq 0$ otherwise $Z=1$ |
| LDI, LDD | - | X | $\downarrow$ | X | 0 | 0 | 0 | Block transfer instructions |
| LDIR, LDDR | - | X | 0 | X | 0 | 0 | 0 | $\mathrm{P} / \mathrm{V}=1$ if $\mathrm{BC} \neq 0$, otherwise $\mathrm{P} / \mathrm{V}=0$ |
| CPI, CPIR, CPD, CPDR | - | $\downarrow$ |  | $\uparrow$ |  |  | X | Block search instructions $Z=1$ if $A=(H L)$, otherwise $Z=0$ $P / V=1$ if $B C \neq 0$, otherwise $P / V=0$ |
| LD A, I; LD A, R | - |  |  |  |  | 0 | 0 | The content of the interrupt enable flip-flop (IFF) is copied into the $\mathrm{P} / \mathrm{V}$ flag |
| BIT b, s | $\bullet$ | $\downarrow$ | X | X | 0 | 0 | 1 | The state of bit b of locations is copied into the Z flag |
| NEG | $\downarrow$ | $\downarrow$ | V | $\downarrow$ |  |  | $\downarrow$ | Negate accumulator |

The following notation is used in this table:

| Symbol | Operation |
| :---: | :---: |
| C | Carry/link flag. $\mathrm{C}=1$ if the operation produced a carry from the MSB of the operand or result. |
| Z | Zero flag. $\mathrm{Z}=1$ if the result of the operation is zero. |
| S | Sign flag. $\mathrm{S}=1$ if the MSB of the result is one. |
| P/V | Parity or overflow flag. Parity (P) and overflow (V) share the same flag. Logical operations affect this flag with the parity of the result while arithmetic operations affect this flag with the overflow of the result. If $\mathrm{P} / \mathrm{V}$ holds parity, $\mathrm{P} / \mathrm{V}=1$ if the result of the operation is even, $\mathrm{P} / \mathrm{V}=0$ if result is odd. If $\mathrm{P} / \mathrm{V}$ holds overflow, $\mathrm{P} / \mathrm{V}=1$ if the result of the operation produced an overflow. |
| H | Half-carry flag. $\mathrm{H}=1$ if the add or subtract operation produced a carry into or borrow from into bit 4 of the accumulator. |
| N | Add/Subtract flag. $\mathrm{N}=1$ if the previous operation was a subtract. |
|  | H and N flags are used in conjunction with the decimal adjust instruction (DAA) to properly correct the result into packed BCD format following addition or subtraction using operands with packed BCD format. |
| $\ddagger$ | The flag is affected according to the result of the operation. |
| - | The flag is unchanged by the operation. |
| 0 | The flag is reset by the operation. |
| 1 | The flag is set by the operation. |
| X | The flag is a "don't care." |
| V | P/V flag affected according to the overflow result of the operation. |
| P | $\mathrm{P} / \mathrm{V}$ flag affected according to the parity result of the operation. |
| r | Any one of the CPU registers A, B, C, D, E, H, L. |
| s | Any 8-bit location for all the addressing modes allowed for the particular instruction. . |
| ss | Any 16-bit location for all the addressing modes allowed for that instruction. |
| ii | Any one of the two index registers IX or IY. |
| R | Refresh counter. $<0,255>$ |
| n | 8 -bit value in range <0, 255> |
| nn | 16 -bit value in range $<0,65535>$ |
| m | Any 8-bit location for all the addressing modes allowed for the particular instruction. |

-BLANK-

### 7.0 SUMMARY OF OP CODES AND EXECUTION TIMES

The following section gives a summary of the Z-80 instructions set. The instructions are logically arranged into groups as shown on tables 7.0-1 through 7.0-11. Each table shows the assembly language mnemonic OP code, the actual OP code, the symbolic operation, the content of the flag register following the execution of each instruction, the number of bytes required for each instruction as well as the number of memory cycles and the total number of $T$ states (external clock periods) required for the fetching and execution of each instruction. Care has been taken to make each table self-explanatory without requiring any cross reference with the test or other tables.


Notes: r, $r^{\prime}$ means any of the registers $A, B, C, D, E, H, L$
IFF the content of the interrupt enable flip-flop (IFF) is copied into the $\mathrm{P} / \mathrm{V}$ flag

Flag Notation: $\bullet=$ flag not affected, $0=$ flag reset, $1=$ flag set, $\mathrm{X}=$ flag is unknown,
$\ddagger=$ flag is affected according to the result of the operation.



Notes: (1) PiV flag is 0 if the result of $\mathrm{BC}-1=0$, otherwise $\mathrm{P} / \mathrm{V}=1$
(2) $Z$ flag is 1 if $A=(H L)$, otherwise $Z=0$.

Flag Notation: - flag not affected, $0=$ flag reset. $1=$ flag set, $X=$ flag is unknown, $\ddagger=$ flag is affected according to the result of the operation.


Notes: The V symbol in the $\mathrm{P} / \mathrm{V}$ flag column indicates that the $\mathrm{P} / \mathrm{V}$ flag contains the overflow of the result of the operation. Similarly the $P$ symbol indicates parity. $V=1$ means overflow, $V=0$ means not overflow. $P=1$ means parity of the result is even, $\mathbf{P}=0$ means parity of the result is odd.

Flag Notation: - = flag not affected, $0=$ flag reset, $1=$ flag set, $X=$ flag is unknown. $\ddagger=$ flag is affected according to the result of the operation.

| Mnemonic | Symbolic Operation | Flags |  |  |  |  |  |  | Op-C | ode | No. of Bytes | No. of M Cycles | No. of $T$ States | Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | C |  | P/ | S | N | H | 76 | 54 | 210 |  |  |  |  |
| DAA | Converts acc. content into packed BCD following add or subtract with packed BCD operands | $\ddagger$ | $\downarrow$ | P | $\ddagger$ | - | 1 |  | 10 | 111 | 1 | 1 | . 4 | Decimal adjust accumulator |
| CPL | $\mathrm{A} \leftarrow \overline{\mathbf{A}}$ | - | - | - | - | 1 | 1 |  | 10 |  | 1 | 1 | 4 | Complement accumulator (one's complement) |
| NEG | $A \leftarrow 0-A$ | $\downarrow$ | $\uparrow$ | V | $\ddagger$ | 1 | $\downarrow$ |  | 10 |  | 2 | 2 | 8 | Negate acc. (two's complement) |
| CCF | $\mathrm{CY} \leftarrow \overline{\mathrm{CY}}$ | $\uparrow$ | - | - | - | 0 | x |  | 11 | 111 | 1 | 1 | 4 | Complement carry flag |
| SCF | $\mathrm{CY} \leftarrow 1$ | 1 | - | - | - | 0 | 0 |  | 11 | 111 | 1 | 1 | 4 | Set carry flag |
| NOP | No operation | - | - | - | - | - | - |  | 00 | 000 | 1 | 1 | 4 |  |
| HALT | CPU halted | $\bullet$ | - | $\bullet$ | $\bullet$ | - | - |  | 11 |  | 1 | 1 | 4 |  |
| DI | IFF $\leftarrow 0$ | $\bullet$ | - | $\bullet$ | - | - | - |  | 11 |  | 1 | 1 | 4 |  |
| EI | IFF $\leftarrow 1$ | - | - | - | - | - | - |  | 11 |  | 1 | 1 | 4 |  |
| IM 0 | Set interrupt mode 0 | $\bullet$ | - | - | - | - | - |  | 10 | $\begin{aligned} & 101 \\ & 110 \end{aligned}$ | 2 | 2 | 8 |  |
| IM 1 | Set interrupt mode 1 | $\bullet$ | - | - | - | - | - |  | 10 | 101 110 | 2 | 2 | 8 |  |
| IM2 | Set interrupt mode 2 | $\bullet$ | - | $\bullet$ | - | - | - |  | 10 | 101 110 | 2 | 2 | 8 |  |

Notes: IFF indicates the interrupt enable flip-flop CY indicates the carry flip-flop.

Flag Notation: $\bullet=$ flag not affected, $0=$ flag reset, $1=$ flag set, $X=$ flag is unknown, $\ddagger=$ flag is affected according to the result of the operation.


Notes: ss is any of the register pairs BC, DE, HL, SP pp is any of the register pairs BC, DE, IX, SP rr is any of the register pairs BC, DE, IY, SP.

Flag Notation: = flag not affected, $0=$ flag reset, $1=$ flag set, $X=$ flag is unknown, $\ddagger=$ flag is affected according to the result of the operation.


Flag Notation: - = flag not affected, $0=$ flag reset, $1=$ flag set, $X=$ flag is unknown, $\uparrow=$ flag is affected according to the result of the operation.


Notes: The notation $s_{b}$ indicates bit b (0 to 7) or location s.

Flag Notation: • = flag not affected, $0=$ flag reset, $1=$ flag set. $X=$ flag is unknown, $\ddagger=$ flag is affected according to the result of the operation.


Notes: e represents the extension in the relative addressing mode.
$e$ is a signed two's complement number in the range $<-126,129>$
$\mathrm{e}-2$ in the op-code provides an effective address of $\mathrm{pc}+\mathrm{e}$ as PC is incremented by 2 prior to the addition of $e$.

Flag Notation: $\bullet=$ flag not affected, $0=$ flag reset, $1=$ flag set, $X=$ flag is unknown,
$\ddagger=$ flag is affected according to the result of the operation.


Flag Notation: $\quad=$ flag not affected, $0=$ flag reset, $1=$ flag set, $\mathrm{X}=$ flag is unknown $\uparrow=$ flag is affected according to the result of the operation.


Notes: (1) If the result of B-1 is zero the Z flag is set, otherwise it is reset .

Flag Notation: $\bullet=$ flag not affected, $0=$ flag reset, $1=$ flag set, $\mathrm{X}=$ flag is unknown, $\ddagger=$ flag is affected according to the result of the operation.

### 8.0 INTERRUPT RESPONSE

The purpose of an interrupt is to allow peripheral devices to suspend CPU operation in an orderly manner and force the CPU to start a peripheral service routine. Usually this service routine is involved with the exchange of data, or status and control information, between the CPU and the peripheral. Once the service routine is completed, the CPU returns to the operation from which it was interrupted.

## INTERRUPT ENABLE - DISABLE

The Z80 CPU has two interrupt inputs, a software maskable interrupt and a non maskable interrupt. The non maskable interrupt (NMI) can not be disabled by the programmer and it will be accepted whenever a peripheral device requests it. This interrupt is generally reserved for very important functions that must be serviced whenever they occur, such as an impending power failure. The maskable interrupt (INT) can be selectively enabled or disabled by the programmer. This allows the programmer to disable the interrupt during periods where his program has timing constraints that do not allow it to be interrupted. In the Z80 CPU there is an enable flip flop (called IFF) that is set or reset by the programmer using the Enable Interrupt (EI) and Disable Interrupt (DI) instructions. When the IFF is reset, an interrupt can not be accepted by the CPU.

Actually, for purposes that will be subsequently explained, there are two enable flip flops, called IFF $_{1}$ and $\mathrm{IFF}_{2}$.


The state of $\mathrm{IFF}_{1}$ is used to actually inhibit interrupts while $\mathrm{IFF}_{2}$ is used as a temporary storage location for $I F F_{1}$. The purpose of storing the $\mathrm{IFF}_{1}$ will be subsequently explained.

A reset to the CPU will force both $\mathrm{IFF}_{1}$ and $\mathrm{IFF}_{2}$ to the reset state so that interrupts are disabled. They can then be enabled by an EI instruction at any time by the programmer. When an EI instruction is executed, any pending interrupt request will not be accepted until after the instruction following EI has been executed. This single instruction delay is necessary for cases when the following instruction is a return instruction and interrupts must not be allowed until the return has been completed. The EI instruction sets both $\mathrm{IFF}_{1}$ and $\mathrm{IFF}_{2}$ to the enable state. When an interrupt is accepted by the CPU, both IFF ${ }_{1}$ and $\mathrm{IFF}_{2}$ are automatically reset, inhibiting further interrupts until the programmer wishes to issue a new EI instruction. Note that for all of the previous cases, $\mathrm{IFF}_{1}$ and $\mathrm{IFF}_{2}$ are always equal.

The purpose of $\mathrm{IFF}_{2}$ is to save the status of $\mathrm{IFF}_{1}$ when a non maskable interrupt occurs. When a non maskable interrupt is accepted, $\mathrm{IFF}_{1}$ is reset to prevent further interrupts until reenabled by the programmer. Thus, after a non maskable interrupt has been accepted, maskable interrupts are disabled but the previous state of IFF $_{1}$ has been saved so that the complete state of the CPU just prior to the non maskable interrupt can be restored at any time. When a Load Register A with Register I (LD A, I) instruction or a Load Register A with Register R (LD A, R) instruction is executed, the state of $\mathrm{IFF}_{2}$ is copied into the parity flag where it can be tested or stored.

A second method of restoring the status of IFF $_{1}$ is thru the execution of a Return From Non Maskable Interrupt (RETN) instruction. Since this instruction indicates that the non maskable interrupt service routine is complete, the contents of $\mathrm{IFF}_{2}$ are now copied back into $\mathrm{IFF}_{1}$, so that the status of $\operatorname{IFF} \mathrm{F}_{1}$ just prior to the acceptance of the non maskable interrupt will be restored automatically.

Figure $8.0-1$ is a summary of the effect of different instructions on the two enable flip flops.

| Action | $\mathbf{I F F}_{\mathbf{1}} \mathbf{I F F}_{\mathbf{2}}$ |  |
| :--- | :---: | :---: |
| CPU Reset | 0 | 0 |
| DI | 0 | 0 |
|  |  |  |
| EI | 1 | 1 |
| LD A, I | $\bullet$ | $\bullet$ |
| LD A, R | $\bullet$ | $\bullet$ |
| Accept NMI | 0 | $\bullet$ |
| RETN | $\mathrm{IFF}_{2}$ | $\bullet$ |
|  | $\mathrm{IFF}_{2} \rightarrow$ Parity flag |  |
|  | $\bullet$ " indicates no change |  |
|  |  |  |

FIGURE 8.0-1
INTERRUPT ENABLE/DISABLE FLIP FLOPS

## CPU RESPONSE

## Non Maskable

A nonmaskable interrupt will be accepted at all times by the CPU. When this occurs, the CPU ignores the next instruction that it fetches and instead does a restart to location 0066 H . Thus, it behaves exactly as if it had received a restart instruction but, it is to a location that is not one of the 8 software restart locations. A restart is merely a call to a specific address in page 0 of memory.

## Maskable

The CPU can be programmed to respond to the maskable interrupt in any one of three possible modes.

## Mode 0

This mode is identical to the 8080A interrupt response mode. With this mode, the interrupting device can place any instruction on the data bus and the CPU will execute it. Thus, the interrupting device provides the next instruction to be executed instead of the memory. Often this will be a restart instruction since the interrupting device only need supply a single byte instruction. Alternatively, any other instruction such as a 3 byte call to any location in memory could be executed.

The number of clock cycles necessary to execute this instruction is 2 more than the normal number for the instruction. This occurs since the CPU automatically adds 2 wait states to an interrupt response cycle to allow sufficient time to implement an external daisy chain for priority control. Section 5.0 illustrates the detailed timing for an interrupt response. After the application of RESET the CPU will automatically enter interrupt Mode 0.

## Mode 1

When this mode has been selected by the programmer, the CPU will respond to an interrupt by executing a restart to location 0038 H . Thus the response is identical to that for a non maskable interrupt except that the call location is 0038 H instead of 0066 H . Another difference is that the number of cycles required to complete the restart instruction is 2 more than normal due to the two added wait states.

Mode 2
This mode is the most powerful interrupt response mode. With a single 8 bit byte from the user an indirect call can be made to any memory location.

With this mode the programmer maintains a table of 16 bit starting addresses for every interrupt service routine. This table may be located anywhere in memory. When an interrupt is accepted, a 16 bit pointer must be formed to obtain the desired interrupt service routine starting address from the table. The upper 8 bits of this pointer is formed from the contents of the I register. The I register must have been previously loaded with the desired value by the programmer, i.e. LD I, A. Note that a CPU reset clears the I register so that it is initialized to zero. The lower eight bits of the pointer must be supplied by the interrupting device. Actually, only 7 bits are required from the interrupting device as the least significant bit must be a zero. This is required since the pointer is used to get two adjacent bytes to form a complete 16 bit service routine starting address and the addresses must always start in even locations.


The first byte in the table is the least significant (low order) portion of the address. The programmer must obviously fill this table in with the desired addresses before any interrupts are to be accepted.

Note that this table can be changed at any time by the programmer (if it is stored in Read/Write Memory) to allow different peripherals to be serviced by different service routines.

Once the interrupting devices supplies the lower portion of the pointer, the CPU automatically pushes the program counter onto the stack, obtains the starting address from the table and does a jump to this address. This mode of response requires 19 clock periods to complete ( 7 to fetch the lower 8 bits from the interrupting device, 6 to save the program counter, and 6 to obtain the jump address.)

Note that the Z80 peripheral devices all include a daisy chain priority interrupt structure that automatically supplies the programmed vector to the CPU during interrupt acknowledge. Refer to the Z80-PIO, Z80-SIO and Z80-CTC manuals for details.
-BLANK-

### 9.0 HARDWARE IMPLEMENTATION EXAMPLES

This chapter is intended to serve as a basic introduction to implementing systems with the Z80-CPU.

## MINIMUM SYSTEM

Figure 9.0-1 is a diagram of a very simple Z-80 system. Any Z-80 system must include the following five elements:

1) Five volt power supply
2) Oscillator
3) Memory devices
4) I/O circuits
5) CPU


FIGURE 9.0-1
MINIMUM Z80 COMPUTER SYSTEM

Since the Z80-CPU only requires a single 5 volt supply, most small systems can be implemented using only this single supply.

The oscillator can be very simple since the only requirement is that it be a 5 volt square wave. For systems not running at full speed, a simple RC oscillator can be used. When the CPU is operated near the highest possible frequency, a crystal oscillator is generally required because the system timing will not tolerate the drift or jitter that an RC network will generate. A crystal oscillator can be made from inverters and a few discrete components or monolithic circuits are widely available.

The external memory can be any mixture of standard RAM, ROM, or PROM. In this simple example we have shown a single 8 K bit ROM ( 1 K bytes) being utilized as the entire memory system. For this example we have assumed that the Z-80 internal register configuration contains sufficient Read/Write storage so that external RAM memory is not required.

Every computer system requires I/O circuits to allow it to interface to the "real world." In this simple example it is assumed that the output is an 8 bit control vector and the input is an 8 bit status word. The input data could be gated onto the data bus using any standard tri-state driver while the output data could be latched with any type of standard TTL latch. For this example we have used a Z80-PIO for the I/O circuit. This single circuit attaches to the data bus as shown and provides the required 16 bits of TTL compatible I/O. (Refer to the Z80-PIO manual for details on the operation of this circuit.) Notice in this example that with only three LSI circuits, a simple oscillator and a single 5 volt power supply, a powerful computer has been implemented.

## ADDING RAM

Most computer systems require some amount of external Read/Write memory for data storage and to implement a "stack." Figure 9.0-2 illustrates how 256 bytes of static memory can be added to the previous example. In this example the memory space is assumed to be organized as follows:

|  | $\begin{aligned} & \text { Address } \\ & 0000 \mathrm{H} \end{aligned}$ |
| :---: | :---: |
| 1K bytes ROM |  |
|  |  |
|  | $\begin{aligned} & 03 \mathrm{FFH} \\ & 0400 \mathrm{H} \end{aligned}$ |
| 256 bytes |  |
| RAM |  |



FIGURE 9.0.2
ROM \& RAM IMPLEMENTATION EXAMPLE

In this diagram the address space is described in hexidecimal notation. For this example, address bit $\mathrm{A}_{10}$ separates the ROM space from the RAM space so that it can be used for the chip select function. For larger amounts of external ROM or RAM, a simple TTL decoder will be required to form the chip selects.

## MEMORY SPEED CONTROL

For many applications, it may be desirable to use slow memories to reduce costs. The WAIT line on the CPU allows the Z-80 to operate with any speed memory. By referring back to section 4 you will notice that the memory access time requirements are most severe during the M1 cycle instruction fetch. All other memory accesses have an additional one half of a clock cycle to be completed. For this reason it may be desirable in some applications to add one wait state to the M1 cycle so that slower memories can be used. Figure 9.0-3 is an example of a simple circuit that will accomplish this task. This circuit can be changed to add a single wait state to any memory access as shown in Figure 9.0-4.


FIGURE 9.0-3
ADDING ONE WAIT STATE TO AN M1 CYCLE


FIGURE 9.0-4
ADDING ONE WAIT STATE TO ANY MEMORY CYCLE

## INTERFACING DYNAMIC MEMORIES

This section is intended only to serve as a brief introduction to interfacing dynamic memories. Each individual dynamic RAM has varying specifications that will require minor modifications to the description given here and no attempt will be made in this document to give details for any particular RAM. Separate application notes showing how the Z80-CPU can be interfaced to most popular dynamic RAM's are available from Zilog.

Figure 9.0-5 illustrates the logic necessary to interface 8 K bytes of dynamic RAM using 18 pin 4 K dynamic memories. This figure assumes that the RAM's are the only memory in the system so that $\mathrm{A}_{12}$ is used to select between the two pages of memory. During refresh time, all memories in the system must be read. The CPU provides the proper refresh address on lines $\mathrm{A}_{0}$ through $\mathrm{A}_{6}$. To add additional memory to the system it is necessary to only replace the two gates that operate on $\mathrm{A}_{12}$ with a decoder that operates on all required address bits. For larger systems, buffering for the address and data bus is also generally required.


FIGURE $9.0-5$
INTERFACING DYNAMIC RAMS

### 10.0 SOFTWARE IMPLENIENTATION EXAMPLES

### 10.1 METHODS OF SOFTWARE IMPLEMENTATION

Several different approaches are possible in developing software for the Z-80 (Figure 10.1). First of all, Assembly Language or PL/Z may be used as the source language. These languages may then be translated into machine language on a commercial time sharing facility using a cross-assembler or cross-compiler or, in the case of assembly language, the translation can be accomplished on a Z-80 Development System using a resident assembler. Finally, the resulting machine code can be debugged either on a time-sharing facility using a Z-80 simulator or on a Z-80 Development System which uses a Z80-CPU directly.


FIGURE 10.1

In selecting a source language, the primary factors to be considered are clarity and ease of programming vs. code efficiency. A high level language such as PL/Z with its machine independent constructs is typically better for formulating and maintaining algorithms, but the resulting machine code is usually somewhat less efficient than what can be written directly in assembly language. These tradeoffs can often be balanced by combining PL/Z and assembly language routines, identifying those portions of a task which must be optimized and writing them as assembly language subroutines.

Deciding whether to use a resident or cross assembler is a matter of availability and short-term vs. long-term expense. While the initial expenditure for a development system is higher than that for a timesharing terminal, the cost of an individual assembly using a resident assembler is negligible while the same operation on a time-sharing system is relatively expensive and in a short time this cost can equal the total cost of a development system.

Debugging on a development system vs. a simulator is also a matter of availability and expense combined with operational fidelity and flexibility. As with the assembly process, debugging is less expensive on a development system than on a simulator available through time-sharing. In addition, the fidelity of the operating environment is preserved through real-time execution on a Z80-CPU and by connecting the I/O and memory components which will actually be used in the production system. The only advantage to the use of a simulator is the range of criteria which may be selected for such debugging procedures as tracing and setting breakpoints. This flexibility exists because a software simulation can achieve any degree of complexity in its interpretation of machine instructions while development system procedures have hardware limitations such as the capacity of the real-time storage module, the number of breakpoint registers and the pin configuration of the CPU. Despite such hardware limitations, debugging on a development system is typically more productive than on a simulator because of the direct interaction that is possible between the programmer and the authentic execution of his program.

### 10.2 SOFTWARE FEATURES OFFERED BY THE Z80-CPU

The Z-80 instruction set provides the user with a large and flexible repetoire of operations with which to formulate control of the Z80-CPU.

The primary, auxiliary and index registers can be used to hold the arguments of arithmetic and logical operations, or to form memory addresses, or as fast-access storage for frequently used data.

Information can be moved directly from register to register; from memory to memory; from memory to registers; or from registers to memory. In addition, register contents and register/memory contents can be exchanged without using temporary storage. In particular, the contents of primary and auxilary registers can be completely exchanged by executing only two instructions, EX and EXX. This register exchange procedure can be used to separate the set of working registers between different logical procedures or to expand the set of available registers in a single procedure.

Storage and retrieval of data between pairs of registers and memory can be controlled on a last-in first-out basis through PUSH and POP instructions which utilize a special stack pointer register, SP. This stack register is available both to manipulate data and to automatically store and retrieve addresses for subroutine linkage. When a subroutine is called, for example, the address following the CALL instruction is placed on the top of the push-down stack pointed to by SP. When a subroutine returns to the calling routine, the address on the top of the stack is used to set the program counter for the address of the next instruction. The stack pointer is adjusted automatically to reflect the current "top" stack position during PUSH, POP, CALL and RET instructions. This stack mechanism allows pushdown data stacks and subroutine calls to be nested to any practical depth because the stack area can potentially be as large as memory space.

The sequence of instruction execution can be controlled by six different flags (carry, zero, sign, parity/overflow, add-subtract, half-carry) which reflect the results of arithmetic, logical, shift and compare instructions. After the execution of an instruction which sets a flag, that flag can be used to control a conditional jump or return instruction. These instructions provide logical control following the manipulation of single bit, eight-bit byte (or) sixteen-bit data quantities.

A full set of logical operations, including AND, OR, XOR (exclusive - OR), CPL (NOR) and NEG (two's complement) are available for Boolean operations between the accumulator and 1 ) all other eight-bit registers, 2) memory locations or 3 ) immediate operands.

In addition, a full set of arithmetic and logical shifts in both directions are available which operate on the contents of all eight-bit primary registers or directly on any memory location. The carry flag can be included or simply set by these shift instructions to provide both the testing of shift results and to link register/register or register/memory shift operations.

### 10.3 EXAMPLES OF USE OF SPECIAL Z80 INSTRUCTIONS

A. Let us assume that a string of data in memory starting at location "DATA" is to be moved into another area of memory starting at location "BUFFER" and that the string length is 737 bytes. This operation can be accomplished as follows:

| LD | HL , DATA | ; START ADDRESS OF DATA STRING |
| :--- | :--- | :--- |
| LD | DE , BUFFER | ;START ADDRESS OF TARGET BUFFER |
| LD | BC , 737 | ;LENGTH OF DATA STRING |
| LDIR |  | ;MOVE STRING - TRANSFER MEMORY POINTED TO |
|  |  | ;BY HL INTO MEMORY LOCATINN POINTED TO BY DE |
|  |  | ;INCREMENT HL AND DE, DECREMENT BC |
|  |  | ;PROCESS UNTIL BC = 0. |

11 bytes are required for this operation and each byte of data is moved in 21 clock cycles.
B. Let's assume that a string in memory starting at location "DATA" is to be moved into another area of memory starting at location "BUFFER" until an ASCII \$ character (used as string delimiter) is found. Let's also assume that the maximum string length is 132 characters. The operation can be performed as follows:

| LD | HL , DATA | ;STARTING ADDRESS OF DATA STRING |
| ---: | :--- | :--- |
| LD | DE, BUFFER | ;STARTING ADDRESS OF TARGET BUFFER |
| LD | BC, 132 | ;MAXIMUM STRING LENGTH |
| LD | A,'\$' | ;STRING DELIMITER CODE |
| LOOP:CP | (HL) | ;COMPARE MEMORY CONTENTS WITH DELIMITER |
| JR | Z, END $-\$$ | ;GO TO END IF CHARACTERS EQUAL |
| LDI |  | ;MOVE CHARACTER (HL) to (DE) |
|  |  | ;INCREMENT HL AND DE, DECREMENT BC |
| JP | PE , LOOP | ;GO TO "LOOP" IF MORE CHARACTERS |
| END: |  | ;OTHERWISE, FALL THROUGH |
|  |  | ;NOTE: P/V FLAG IS USED |
|  |  | ;TO INDICATE THAT REGISTER BC WAS |
|  |  | ;DECREMENTED TO ZERO. |

19 bytes are required for this operation.
C. Let us assume that a 16 -digit decimal number represented in packed BCD format (two BCD digits/ byte) has to be shifted as shown in the Figure 10.2 in order to mechanize BCD multiplication or division. The operation can be accomplished as follows:

| LD | HL , DATA | $;$ ADDRESS OF FIRST BYTE |
| :--- | :--- | :--- |
| LD | B , COUNT | ;SHIFT COUNT |
| XOR | A | ; CLEAR ACCUMULATOR |
| T: RLD |  | $;$ ROTATE LEFT LOW ORDER DIGIT IN ACC |
|  |  | ;WITH DIGITS IN (HL) |
| INC | HL | ADVANCE MEMORY POINTER |
| DJNZ | ROTAT $-\$$ | ;DECREMENT B AND GO TO ROTAT IF |
|  |  | B IS NOT ZERO, OTHERWISE FALL THROUGH |

11 bytes are required for this operation.


FIGURE 10.2
D. Let us assume that one number is to be subtracted from another and a) that they are both in packed BCD format, b) that they are of equal but varying length, and c) that the result is to be stored in the location of the minuend. The operation can be accomplished as follows:

| LD | HL , ARG1 | ; ADDRESS OF MINUEND |
| :--- | :--- | :--- |
| LD | DE , ARG2 | ; ADDRESS OF SUBTRAHEND |
| LD | B , LENGTH | ; LENGTH OF TWO ARGUMENTS |
| AND | A | ; CLEAR CARRY FLAG |
| SUBDEC: LD | A, (DE) | ; SUBTRAHEND TO ACC |
| SBC | A, (HL) | ;SUBTRACT (HL) FROM ACC |
| DAA |  | ; ADJUST RESULT TO DECIMAL CODED VALUE |
| LD | (HL), A | ;STORE RESULT |
| INC | HL | ; ADVANCE MEMORY POINTERS |
| INC | DE |  |
| DJNZ | SUBDEC $-\$$ | ; DECREMENT B AND GO TO "SUBDEC" IF B |
|  |  | ;NOT ZERO, OTHERWISE FALL THROUGH |

17 bytes are required for this operation.

### 10.4 EXAMPLES OF PROGRAMMING TASKS

A. The following program sorts an array of numbers each in the range $\langle 0,255\rangle$ into ascending order using a standard exchange sorting algorithm.

B. The following program multiplies two unsigned 16 bit integers and leaves the result in the HL register pair.

| 01/22/76 | 6 11:32 |  |  | MUL | IPLY LISTING | PAGE 1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LOC | OBJ CODE | STMT | SOURCE STATEMENT |  |  |  |
| 0000 |  | 1 | MULT:; | UNSIGNED SIXTEEN BIT INTEGER MULTIPLY. ON ENTRANCE: MULTIPLIER IN DE. MULTIPLICAND IN HL. |  |  |
|  |  | 2 | ; |  |  |  |
|  |  | 3 | ; |  |  |  |
|  |  | 4 | ; |  |  |  |
|  |  | 5 | ; | ON EXIT: RESULT IN HL. |  |  |
|  |  | 6 | ; |  |  |  |
|  |  | 7 | ; | REGISTER USES: |  |  |
|  |  | 8 | ; |  |  |  |
|  |  | 9 | ; |  |  |  |
|  |  | 10 | ; | H | HIGH ORDER P | ARTIAL RESULT |
|  |  | 11 | ; | L | LOW ORDER P | ARTIAL RESULT |
|  |  | 12 | ; | D | HIGH ORDER | MULTIPLICAND |
|  |  | 13 | ; | E | LOW ORDER M | ULTIPLICAND |
|  |  | 14 | ; | B | COUNTER FOR | NUMBER OF SHIFTS |
|  |  | 15 | ; | C | HIGH ORDER | BITS OF MULTIPLIER |
|  |  | 16 | ; | A | LOW ORDER B | ITS OF MULTIPLIER |
|  |  | 17 | , |  |  |  |
| 0000 | 0610 | 18 |  | LD | B, 16; | NUMBER OF BITS- INITIALIZE |
| 0002 | 4A | 19 |  | LD | C, D; | MOVE MULTIPLIER |
| 0003 | 7B | 20 |  | LD | A, E; |  |
| 0004 | EB | 21 |  | EX | DE, HL; | MOVE MULTIPLICAND |
| 0005 | 210000 | 22 |  | LD | HL, 0; | CLEAR PARTIAL RESULT |
| 0008 | CB39 | 23 | MLOOP: | SRL | C; | SHIFT MULTIPLIER RIGHT |
| 000A | 1 F | 24 |  | RRA |  | LEAST SIGNIFICANT BIT IS |
|  |  | 25 | ; |  |  | IN CARRY. |
| 000B | 3001 | 26 |  | JR | NC, NOADD-\$; | IF NO CARRY, SKIP THE ADD. |
| 000D | 19 | 27 |  | ADD | HL, DE; | ELSE ADD MULTIPLICAND TO |
|  |  | 28 | ; |  |  | PARTIAL RESULT. |
| 000E | EB | 29 | NOADD: | EX | DE, HL; | SHIFT MULTIPLICAND LEFT |
| 000F | 29 | 30 |  | ADD | HL, HL; | BY MULTIPLYING IT BY TWO. |
| 0010 | EB | 31 |  | EX | DE, HL; |  |
| 0011 | 10F5 | 32 |  | DJNZ | MLOOP-\$; | REPEAT UNTIL NO MORE BITS. |
| 0013 | C9 | . 33 |  | RET; |  |  |
|  |  | 34 |  | END; |  |  |

## Absolute Maximum Ratings

Temperature Under Bias
Storage Temperature
Voltage On Any Pin with Respect to Ground Power Dissipation

Specified operating range. $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ -0.3 V to +7 V
1.5 W
*Comment
Stresses above those listed under "Absolute Maximum Rating" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other condition above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability

Note: For Z80-CPU all AC and DC characteristics remain the same for the military grade parts except $\mathrm{I}_{\mathrm{cc}}$.

$$
\mathrm{I}_{\mathrm{cc}}=200 \mathrm{~mA}
$$

## Capacitance

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}$,
unmeasured pins returned to ground

| Symbol | Parameter | Max. | Unit |
| :--- | :--- | :--- | :--- |
| $\mathrm{C}_{\Phi}$ | Clock Capacitance | 35 | pF |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance | 5 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | 10 | pF |

## Z80-CPU <br> Ordering Information

C - Ceramic
P - Plastic
S - Standard $5 \mathrm{~V} \pm 5 \% 0^{\circ}$ to $70^{\circ} \mathrm{C}$
E-Extended $5 \mathrm{~V} \pm 5 \%-40^{\circ}$ to $85^{\circ} \mathrm{C}$
M - Military $5 \mathrm{~V} \pm 10 \%-55^{\circ}$ to $125^{\circ} \mathrm{C}$

## Capacitance

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}$.
unmeasured pins returned to ground

| Symbol | Parameter | Max. | Unit |
| :--- | :--- | :--- | :--- |
| $C_{\text {q }}$ | Cluck Capactlancic | 35 | pF |
| $C_{\text {IN }}$ | Inpur Capactance | 5 | pF |
| $C_{\text {OUT }}$ | Output Cupactance | 10 | pF |

## Z80A-CPU

Ordering Information

## C - Ceramic

P-Plastic
$\mathrm{S}-$ Standard $5 \mathrm{~V} \pm 5 \% 0^{\circ}$ to $70^{\circ} \mathrm{C}$
$\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{cc}}=+5 \mathrm{~V} \pm 5 \%$, Unless Otherwise Noted.

| Signal | Symbol | Parameter | Min | Max | Unit | Test Condition |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| \$ | $\begin{aligned} & t_{c} \\ & t_{w}(\mathrm{dH}) \\ & t_{w}(\mathrm{~d} L) \\ & t_{r, i} \end{aligned}$ | Clock Period <br> Clock Pulse Width, Clock High Clock Pulse Width, Clock Low Clock Rise and Fall Time | . 4 | 1121 | $\mu \mathrm{sec}$ |  |
|  |  |  | 180 | [E] | nsec |  |
|  |  |  | 180 | 2000 | nsec |  |
|  |  |  |  | 30 | nsec |  |
| ${ }^{\text {A }} 0-15$ | $\begin{aligned} & { }^{{ }^{\mathrm{t}} \mathrm{D}(\mathrm{AD})} \\ & { }^{\mathrm{t}_{\mathrm{F}} \mathrm{~F}(\mathrm{AD})} \\ & \mathrm{t}_{\mathrm{acm}} \\ & \mathrm{t}_{\mathrm{aci}} \\ & { }^{\mathrm{t} \mathrm{cad}} \\ & \mathrm{t}_{\mathrm{caf}} \end{aligned}$ | Address Output Delay <br> Delay to Float <br> Address Stable Prior to MREQ (Memory Cycle) <br> Address Stable Prior to $\overline{\mathrm{ORQ}}, \overline{\mathrm{RD}}$ or $\overline{\mathrm{WR}}$ (I/O Cycle) <br> Address Stable from $\overline{R D}, \overline{W R}, \overline{\text { IORQ }}$ or $\overline{M R E Q}$ <br> Address Stable From $\overline{R D}$ or $\overline{W R}$ During Float |  | 145 | nsec |  |
|  |  |  |  | 110 | nsec |  |
|  |  |  | [1] |  | nsec | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |
|  |  |  | 121 |  | nsec | $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pr}$ |
|  |  |  | [31 |  | nsec |  |
|  |  |  | [4] |  | nsec |  |
| $\mathrm{D}_{0-7}$ |  | Data Output Delay <br> Delay to Float During Write Cycle <br> Data Setup Time to Rising Edge of Clock During MI Cycle <br> Data Setup Time to Falling Edge of Clock During M2 to M5 <br> Data Stable Prior to $\overline{\mathrm{WR}}$ (Memory Cycle) <br> Data Stable Prior to $\overline{\mathrm{WR}}$ (I/O Cycle) <br> Data Stable From $\overline{\mathrm{WR}}$ |  | 230 | nsec |  |
|  |  |  |  | 90 | nsec |  |
|  |  |  | 50 |  | nsec |  |
|  |  |  | 60 |  | nsec | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |
|  |  |  | [5] |  | nsec |  |
|  |  |  | 161 |  | nsec |  |
|  |  |  | 171 |  |  |  |
|  | ${ }^{\text {th }}$ | Any Hold Time for Setup Time | 0 |  | nsec |  |
| $\overline{\text { MREQ }}$ | ${ }^{\mathrm{t}} \mathrm{DL} \bar{\Phi}(\mathrm{MR})$ <br> ${ }^{\mathrm{t}} \mathrm{DH} \Phi(\mathrm{MR})$ <br> ${ }^{\mathrm{t}} \mathrm{DH} \bar{\Phi}(\mathrm{MR})$ <br> $\mathrm{t}_{\mathrm{w}}$ ( $\overline{\mathrm{MRL}}$ ) <br> ${ }^{\mathrm{t}} \mathrm{w}(\overline{\mathrm{MRH}})$ | $\overline{\text { MREQ }}$ Delay From Falling Edge of Clock, $\overline{\text { MREQ }}$ Low <br>  $\overline{\text { MREQ Delay From Falling Edge of Clock, } \overline{\text { MRE }} ; \text { High }}$ Pulse Width, $\overline{\text { MREQ }}$ Low Pulse Width, MREQ High |  | 100 | nsec |  |
|  |  |  |  | 100 | nsec |  |
|  |  |  |  | 100 | nsec | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |
|  |  |  | [8] |  | nsec |  |
| $\overline{\text { ORQ }}$ | $\begin{aligned} & { }^{\mathrm{t}} \mathrm{DL} \Phi(\mathrm{IR}) \\ & { }^{\mathrm{t}} \mathrm{DL} \bar{\Phi}(\mathrm{IR}) \\ & { }^{\mathrm{t}} \mathrm{DH} \Phi(\mathrm{IR}) \\ & { }^{\mathrm{t}} \mathrm{DH} \bar{\Phi}(\mathrm{IR}) \end{aligned}$ | $\overline{\text { IORQ }}$ Delay From Rising Edge of Clock, $\overline{\text { IORQ }}$ Low $\overline{\text { IORQ }}$ Delay From Falling Edge of Clock, $\overline{\text { IORQ }}$ Low $\overline{\text { IORQ }}$ Delay From Rising Edge of Clock, $\overline{\text { IORQ }}$ High $\overline{\text { IORQ Delay From Falling Edge of Clock, IORQ High }}$ |  | 90 | nsec |  |
|  |  |  |  | 110 | nsec | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |
|  |  |  |  | 110 | nsec |  |
| $\overline{\mathrm{RD}}$ | ${ }^{\mathrm{t}} \mathrm{DL} \Phi$ (RD) <br> ${ }^{\mathrm{t}} \mathrm{DL} \bar{\Phi}$ (RD) <br> ${ }^{\text {t }} \mathrm{DH} \Phi$ (RD) <br> ${ }^{\mathrm{t}} \mathrm{DH} \bar{\Phi}$ (RD) | $\overline{\mathrm{RD}}$ Delay From Rising Edge of Clock, $\overline{\mathrm{RD}}$ Low $\overline{\mathrm{RD}}$ Delay From Falling Edge of Clock, $\overline{\mathrm{RD}}$ Low $\overline{\mathrm{RD}}$ Delay From Rising Edge of Clock, $\overline{\mathrm{RD}}$ High $\overline{\mathrm{RD}}$ Delay From Falling Edge of Clock, $\overline{\mathrm{RD}}$ High |  | 100 | nsec |  |
|  |  |  |  | 130 | nsec | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |
|  |  |  |  | 110 | nsec |  |
| $\overline{W R}$ | ${ }^{t}$ DL $\Phi$ (WR) <br> ${ }^{t} \mathrm{DL} \bar{\Phi}(\mathrm{WR})$ <br> ${ }^{\text {t }} \mathrm{DH} \Phi(\mathrm{WR})$ <br> $\mathrm{t}_{\mathrm{w}}$ ( $\overline{\mathrm{WR} L}$ ) | $\overline{\mathrm{WR}}$ Delay From Rising Edge of Clock, $\overline{\mathrm{WR}}$ Low $\overline{\mathrm{WR}}$ Delay From Falling Edge of Clock, $\overline{\mathrm{WR}}$ Low $\overline{\mathrm{WR}}$ Delay From Falling Edge of Clock, $\overline{\mathrm{WR}}$ High Pulse Width, $\overline{\mathrm{WR}}$ Low |  | 80 | nsec |  |
|  |  |  |  | 100 | nsec | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |
|  |  |  | [10] |  | nsec |  |
| $\overline{\mathrm{M} 1}$ | $\begin{aligned} & \mathrm{t} \mathrm{DL}(\mathrm{MI}) \\ & { }^{\mathrm{t}} \mathrm{DH}(\mathrm{MI}) \end{aligned}$ | $\overline{\mathrm{M1}}$ Delay From Rising Edge of Clock, $\overline{\mathrm{M1}}$ Low $\overline{\mathrm{Mi}}$ Delay From Rising Edge of Clock, $\overline{\mathrm{MI}}$ High |  | 130 | nsec | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |
|  |  |  |  | 130 | nsec | ${ }_{\text {L }}=50 \mathrm{pF}$ |
| $\overline{\mathrm{RFSH}}$ | ${ }^{t}$ DL (RF) <br> ${ }^{\mathrm{t}} \mathrm{DH}(\mathrm{RF})$ | $\overline{\mathrm{RFSH}}$ Delay From Rising Edge of Clock, $\overline{\mathrm{RFSH}}$ Low $\overline{\text { RFSH }}$ Delay From Rising Edge of Clock, $\overline{\text { RFSH }}$ High |  | 180 | nsec | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |
|  |  |  |  | 150 | nsec | ${ }^{\text {L }}$ - 50 pF |
| WAIT | $\mathrm{t}_{\mathrm{s}}(\mathrm{WT}$ ) |  | 70 |  | nsec |  |
| $\overline{\text { HALT }}$ | ${ }^{\text {t }}$ ( $(\mathrm{HT})$ | $\overline{\text { HALT }}$ Delay Time From Falling Edge of Clock |  | 300 | nsec | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |
| $\overline{\text { INT }}$ | $\mathrm{t}_{\mathrm{s}}$ (IT) | $\overline{\text { INT }}$ Setup Time to Rising Edge of Clock | 80 |  | nsec |  |
| $\overline{\mathrm{NMI}}$ | $\mathrm{t}_{\mathrm{w}}(\overline{\mathrm{NM}} \mathrm{L}$ ) | Pulse Width, $\overline{\text { NM1 }}$ Low | 80 |  | nsec |  |
| $\overline{\text { BUSRQ }}$ | $\mathrm{t}_{\mathrm{s}}(\mathrm{BQ})$ | $\overline{\text { BUSRQ }}$ Setup Time to Rising Edge of Clock | 80 |  | nsec |  |
| $\overline{\text { BUSAK }}$ | ${ }^{t}$ DL (BA) <br> ${ }^{t} \mathrm{DH}(\mathrm{BA})$ | $\overline{\text { BUSAK }}$ Delay From Rising Edge of Clock, $\overline{\text { BUSAK }}$ Low BUSAK Delay From Falling Edge of Clock, $\overline{\text { BUSAK }}$ High |  | 120 | nsec | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |
|  |  |  |  | 110 | nsec | ${ }_{\text {L }}$ |
| $\overline{\text { RESET }}$ | $\mathrm{t}_{\mathrm{s}}$ (RS) | $\overline{\text { RESET }}$ Setup Time to Rising Edge of Clock | 90 |  | nsec |  |
|  | ${ }^{\mathrm{t}} \mathrm{F}$ (C) | Delay to Float ( $\overline{\mathrm{MREQ}}, \overline{\mathrm{IORQ}}, \overline{\mathrm{RD}}$ and $\overline{\mathrm{WR}}$ ) |  | 100 | nsec |  |
|  | ${ }^{\text {tmr }}$ | $\overline{\text { MI Stable Prior to } \overline{\mathrm{IORQ}} \text { (Interrupt Ack.) }}$ | [11] |  | nsec |  |

[12] $\mathrm{t}_{\mathrm{c}}=\mathrm{t}_{\mathrm{w}(\Phi \mathrm{H})}+\mathrm{t}_{\mathrm{w}(\Phi \mathrm{L})}+\mathrm{t}_{\mathrm{r}}+\mathrm{t}_{\mathrm{f}}$
[1] $t_{a c m}=t_{w(\Phi H)}+t_{f}-75$
[2] $t_{\mathrm{aci}}=\mathrm{t}_{\mathrm{c}}-80$
[3] $\mathrm{t}_{\mathrm{ca}}=\mathrm{t}_{\mathrm{w}(\text { ( } \mathrm{L})}+\mathrm{t}_{\mathrm{r}}-40$
[4] $t_{c a f}=t_{w(\Phi L)}+t_{r}-60$
[5] $t_{d c m}=t_{c}-210$
[6] $\mathrm{t}_{\mathrm{dci}}=\mathrm{t}_{\mathrm{w}(\text { (ФL) })}+\mathrm{t}_{\mathrm{r}}-210$
[7] $\mathrm{t}_{\mathrm{cdf}}=\mathrm{t}_{\mathrm{w}(\Phi \mathrm{L})}+\mathrm{t}_{\mathrm{r}}-80$
[8] $\mathrm{t}_{\mathrm{w} \text { (MRL) }}=\mathrm{t}_{\mathrm{c}}-40$
[9] $\mathrm{t}_{\mathrm{w}(\mathrm{MRH})}=\mathrm{t}_{\mathrm{w}(\Phi \mathrm{H})}+\mathrm{t}_{\mathrm{f}}-30$
[10] $t_{w(\overline{W R L})}=t_{c}-40$
[11] $\mathrm{t}_{\mathrm{mr}}=2 \mathrm{t}_{\mathrm{c}}+\mathrm{t}_{\mathrm{w}(\Phi \mathrm{H})}+\mathrm{t}_{\mathrm{f}}-80$

## NOTES:

A. Data should be enabled onto the CPU data bus when $\overline{\mathrm{RD}}$ is active. During interrupt acknowledge data should be enabled when $\overline{\mathrm{MI}}$ and $\overline{\mathrm{IORQ}}$ are both active.
B. All control signals are internally synchronized, so they may be totally asynchronous with respect to the clock.
C. The RESET signal must be active for a minimum of 3 clock cycles.
D. Output Delay vs. Loaded Capacitance
$\mathrm{TA}=70^{\circ} \mathrm{C} \quad \mathrm{Vcc}=+5 \mathrm{~V} \pm 5 \%$
Add 10 nsec delay for each 50 pf increase in load up to a maximum of 200 pf for the data bus \& 100 pf for address \& control lines


Load circuit for Output
E. Although static by design, testing guarantees $\mathrm{t}_{\mathrm{w}(\Phi \mathrm{H})}$ of $200 \mu \mathrm{sec}$ maximum

Timing measurements are made at the following

$\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}, ~ \mathrm{~V}_{\mathrm{cc}}=+5 \mathrm{~V} \pm 5 \%$, Unless Otherwise Noted.

| Signal | Symbol | Parameter | Min | Max | Unit | Test Condition |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 中 | $\begin{aligned} & t_{c} \\ & t_{w}(\Phi \mathrm{H}) \\ & t_{\mathrm{w}}(\Phi \mathrm{~L}) \\ & \mathrm{t}_{\mathrm{r}, \mathrm{f}} \end{aligned}$ | Clock Period <br> Clock Pulse Width, Clock High Clock Pulse Width, Clock Low Clock Rise and Fall Time | . 25 | [12] | $\mu \mathrm{sec}$ |  |
|  |  |  | 110 | [E] | nsec |  |
|  |  |  | 110 | 2000 | nsec |  |
|  |  |  |  | 30 | nsec |  |
| ${ }^{\text {A }} 0$-15 | $\begin{aligned} & { }^{\mathrm{t} D(\mathrm{AD})} \\ & { }^{\mathrm{t}^{\mathrm{F}}(\mathrm{AD})} \\ & { }^{\mathrm{t}_{\mathrm{acm}}} \\ & \mathrm{t}_{\mathrm{aci}} \\ & \mathrm{t}_{\mathrm{ca}} \\ & \mathrm{t}_{\mathrm{caf}} \end{aligned}$ | Address Output Delay <br> Delay to Float <br> Address Stable Prior to MREQ (Memory Cycle) <br> Address Stable Prior to $\overline{\overline{O R Q}} ; \overline{\mathrm{RD}}$ or $\overline{\mathrm{WR}}$ (I/O Cycle) <br> Address Stable from $\overline{\mathrm{RD}}, \overline{\mathrm{WR}}, \overline{\mathrm{ORQ}}$ or $\overline{\mathrm{MREQ}}$ <br> Address Stable From $\overline{\mathrm{RD}}$ or $\overline{\mathrm{WR}}$ During Float |  | 110 | nsec |  |
|  |  |  |  | 90 | nsec |  |
|  |  |  | 111 |  | nsec | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |
|  |  |  | [2] 131 |  | nsec | ${ }^{\text {L }}$ |
|  |  |  | 14) |  | nsec |  |
| $\mathrm{D}_{0-7}$ | $\begin{aligned} & \mathrm{t}^{\mathrm{t} D(\mathrm{D})} \\ & { }^{\mathrm{t}} \mathrm{~F}(\mathrm{D}) \\ & { }^{\mathrm{t}} \mathrm{~S} \Phi(\mathrm{D}) \\ & { }^{\mathrm{t}} \mathrm{~S} \bar{\Phi}(\mathrm{D}) \\ & \mathrm{t}_{\mathrm{dcm}} \\ & \mathrm{t}_{\mathrm{dci}} \\ & { }^{\mathrm{t}_{\mathrm{cdf}}} \end{aligned}$ | Data Output Delay Delay to Float During Write Cycle Data Setup Time to Rising Edge of Clock During M1 Cycle Data Setup Time to Falling Edge of Clock During M2 to M5 Data Stable Prior to $\overline{\mathrm{WR}}$ (Memory Cycle) Data Stable Prior to $\overline{\mathrm{WR}}$ (1/O Cycle) Data Stable From $\overline{\mathrm{WR}}$ |  | 150 | nsec |  |
|  |  |  |  | 90. | nsec |  |
|  |  |  | 35 |  | nsec |  |
|  |  |  | 50 |  | nsec | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |
|  |  |  | [6] |  | nseec |  |
|  |  |  | 171 |  |  |  |
|  | ${ }^{\text {th }}$ | Any Hold Time for Setup Time |  | 0 | nsec |  |
| $\overline{\text { MREQ }}$ | ${ }^{\mathrm{t}} \mathrm{DL} \bar{\Phi}$ (MR) <br> ${ }^{\text {t }} \mathrm{DH} \Phi(\mathrm{MR})$ <br> ${ }^{\mathrm{t}} \mathrm{DH} \bar{\Phi}$ (MR) <br> $\mathrm{t}_{\mathrm{w}}$ (MRL) <br> $\mathrm{t}_{\mathrm{w}}(\overline{\mathrm{MRH}})$ | $\overline{\text { MREQ }}$ Delay From Falling Edge of Clock, $\overline{\text { MREQ }}$ Low $\overline{\text { MREQ }}$ Delay From Rising Edge of Clock, $\overline{\mathrm{MREQ}}$ High $\overline{M R E Q}$ Delay From Falling Edge of Clock, $\overline{\text { MREQ }}$ High Pulse Width, $\overline{\text { MREQ }}$ Low Pulse Width, $\overline{\text { MREQ }}$ High |  | 85 | nsec |  |
|  |  |  |  | 85 | nsec |  |
|  |  |  |  | 85 | nsec | $C_{L}=50 \mathrm{pF}$ |
|  |  |  | [81 |  | nsec |  |
| $\overline{\text { IORQ }}$ | ${ }^{\mathrm{t}} \mathrm{DL} \Phi(\mathrm{IR})$ <br> ${ }^{\mathrm{t}} \mathrm{DL} \bar{\Phi}$ (IR) <br> ${ }^{t}$ DH $\Phi$ (IR) <br> ${ }^{\mathrm{t}} \mathrm{DH} \bar{\Phi}$ (IR) | $\overline{\text { IORQ }}$ Delay From Rising Edge of Clock, $\overline{\text { IORQ }}$ Low IORQ Delay From Falling Edge of Clock, $\overline{\text { IORQ }}$ Low IORQ Delay From Rising Edge of Clock, $\overline{\text { IORQ }}$ High IORQ Delay From Falling Edge of Clock, IORQ High |  | 75 | nsec |  |
|  |  |  |  | 85 | nsec | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |
|  |  |  |  | 85 | nsec |  |
| $\overline{\mathrm{RD}}$ | ${ }^{\mathrm{t}} \mathrm{DL} \Phi$ (RD) <br> ${ }^{t}$ DL $\bar{\Phi}$ (RD) <br> tDH <br> ${ }^{\mathrm{t}} \mathrm{DH} \bar{\Phi}(\mathrm{RD})$ | $\overline{\mathrm{RD}}$ Delay From Rising Edge of Clock, $\overline{\mathrm{RD}}$ Low $\overline{\mathrm{RD}}$ Delay From Falling Edge of Clock, $\overline{\mathrm{RD}}$ Low $\overline{\mathrm{RD}}$ Delay From Rising Edge of Clock, $\overline{\mathrm{RD}}$ High $\overline{\mathrm{RD}}$ Delay From Falling Edge of Clock, $\overline{\mathrm{RD}}$ High |  | 85 | nsec |  |
|  |  |  |  | $\frac{95}{85}$ | nsec | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |
|  |  |  |  | 85 | nsec |  |
| $\overline{\mathrm{WR}}$ | ${ }^{t}$ DL $\Phi$ (WR) <br> ${ }^{t}$ DL $\bar{\Phi}$ (WR) <br> ${ }^{\text {t }}$ DH $\Phi$ (WR) <br> $\mathrm{t}_{\mathrm{w}}$ ( $\overline{\mathrm{WR}} \mathrm{L}$ ) | $\overline{W R}$ Delay From Rising Edge of Clock, $\overline{W R}$ Low $\overline{\text { WR }}$ Delay From Falling Edge of Clock, $\overline{\mathrm{WR}}$ Low $\overline{\mathrm{WR}}$ Delay From Falling Edge of Clock, $\overline{\mathrm{WR}}$ High Pulse Width, $\overline{\text { WR }}$. Low |  | 65 | nsec |  |
|  |  |  |  | 80 | nsec | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |
|  |  |  | [10] |  | nsec |  |
| $\overline{\mathrm{M} 1}$ | ${ }^{\mathrm{t}} \mathrm{DL}(\mathrm{M} 1)$ <br> ${ }^{\mathrm{t}} \mathrm{DH}$ (M1) | $\overline{\mathrm{M} 1}$ Delay From Rising Edge of Clock, $\overline{\mathrm{M1}}$ Low $\overline{\mathrm{MI}}$ Delay From Rising Edge of Clock, $\overline{\mathrm{M1}}$ High |  | 100 | nsec | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |
|  |  |  |  | 100 | nsec | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pr}$ |
| $\overline{\mathrm{RFSH}}$ | ${ }^{\mathrm{t}} \mathrm{DL}$ (RF) <br> ${ }^{\mathrm{t}} \mathrm{DH}$ (RF) | $\overline{\mathrm{RFSH}}$ Delay From Rising Edge of Clock, $\overline{\mathrm{RFSH}}$ Low $\overline{\text { RFSH }}$ Delay From Rising Edge of Clock, $\overline{\text { RFSH }}$ High |  | 130 | nsec | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |
|  |  |  |  | 120 | nsec |  |
| $\overline{\text { WAIT }}$ | $\mathrm{t}_{\mathrm{s}}$ (WT) | WAIT Setup Time to Falling Edge of Clock | 70 |  | nsec |  |
| $\overline{\text { HALT }}$ | ${ }^{\text {t }}$ ( HT ) | $\overline{\mathrm{HA}} \overline{L T}$ Delay Time From Falling Edge of Clock |  | 300 | nsec | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |
| $\overline{\text { INT }}$ | $\mathrm{t}_{\mathrm{s}}$ (IT) | $\overline{\text { INT }}$ Setup Time to Rising Edge of Clock | 80 |  | nsec |  |
| $\overline{\mathrm{NMI}}$ | $\mathrm{t}_{\mathrm{w}}(\overline{\mathrm{NM}} \mathrm{L}$ ) | Pulse Width, $\overline{\text { NM1 }}$ Low | 80 |  | nsec |  |
| $\overline{\text { BUSRQ }}$ | $\mathrm{t}_{\mathrm{s}}$ (BQ) | $\widehat{\text { BuSRQ }}$ Setup Time to Rising Edge of Clock | 50 |  | nsec |  |
| $\overline{\text { BUSAK }}$ | $\begin{aligned} & { }^{\mathrm{t} \mathrm{DL}(\mathrm{BA})} \\ & { }^{\mathrm{t}} \mathrm{DH}(\mathrm{BA}) \end{aligned}$ | $\overline{\text { BUSAK }}$ Delay From Rising Edge of Clock, $\overline{\text { BUSAK }}$ Low BUSAK Delay From Falling Edge of Clock, BUSAK High |  | 100 | nsec | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |
|  |  |  |  | 100 | nsec | ${ }_{L}$ |
| $\overline{\text { RESET }}$ | $\mathrm{t}_{\mathrm{s}}$ (RS) | $\overline{\text { RESET }}$ Setup Time to Rising Edge of Clock | 60 |  | nsec |  |
|  | ${ }^{t} \mathrm{~F}$ (C) | Delay to Float ( $\overline{\mathrm{MREQ}}, \overline{\mathrm{IORQ}}, \overline{\mathrm{RD}}$ and $\overline{\mathrm{WR}}$ ) |  | 80 | nsec |  |
|  | $\mathrm{t}_{\mathrm{mr}}$ | M1 Stable Prior to IORQ (Interrupt Ack.) | 1111 |  | nsec |  |

[12] $\mathrm{t}_{\mathrm{c}}=\mathrm{t}_{\mathrm{w}(\Phi \mathrm{H})}+\mathrm{t}_{\mathrm{w}(\Phi \mathrm{L})}+\mathrm{t}_{\mathrm{r}}+\mathrm{t}_{\mathrm{f}}$
[1] $t_{a c m}=t_{w(\Phi \mathrm{H})}+\mathrm{t}_{\mathrm{f}}-65$
[2] $\mathrm{t}_{\mathrm{aci}}=\mathrm{t}_{\mathrm{c}}-70$
[3] $t_{c a}=t_{w(\Phi L)}+t_{r}-50$
[4] $t_{c a f}=t_{w(\Phi L)}+t_{r}-45$
[5] $t_{d \mathrm{~cm}}=\mathrm{t}_{\mathrm{c}}-170$
[6] $t_{d c i}=t_{w(\Phi L)}+t_{r}-170$
[7] $t_{c d f}=t_{w(\Phi L)}+t_{r}-70$
[8] $t_{w(\overline{M R L})}=t_{c}-30$
[9] $\mathrm{t}_{\mathrm{w}(\overline{\mathrm{MR}} \mathrm{H})}=\mathrm{t}_{\mathrm{w}(\Phi \mathrm{H})}+\mathrm{t}_{\mathrm{f}}-20$
$\left.[10] t_{w(\overline{W R} L}\right)=t_{c}-30$
[11] $\mathrm{t}_{\mathrm{mr}}=2 \mathrm{t}_{\mathrm{c}}+\mathrm{t}_{\mathrm{w}(\Phi \mathrm{H})}+\mathrm{t}_{\mathrm{f}}-65$

NOTES:
A. Data should be enabled onto the CPU data bus when $\overline{\mathrm{RD}}$ is active. During interrupt acknowledge data should be enabled when $\overline{M 1}$ and $\overline{\mathrm{IORQ}}$ are both active.
B. All control signals are internally synchronized, so they may be totally asynchronous with respect to the clock
C. The $\overline{\operatorname{RESET}}$ signal must be active for a minimum of 3 clock cycles.
D. Output Delay vs. Loaded Capacitance
$\mathrm{TA}=70^{\circ} \mathrm{C} \quad \mathrm{Vcc}=+5 \mathrm{~V} \pm 5 \%$
Add 10 nsec delay for each 50 pf increase in load up to maximum of 200 pf for data bus and 100 pf for address \& control lines.

E. Although static by design, testing guarantees $\mathrm{t}_{\mathrm{w}(\Phi \mathrm{H})}$ of $200 \mu \mathrm{sec}$ maximum

| 12.0 | Z80-CPU | DEC IY | Decrement IY |
| :---: | :---: | :---: | :---: |
|  |  | DEC ss | Decrement Reg. pair ss |
| Zilog INSTRUCTION SET |  | DI | Disable interrupts |
| ADC HL, ss | Add with Carry Reg. pair ss to HL | DJNZ e | Decrement $B$ and Jump relative if $B \neq 0$ |
| ADC A, s | Add with carry operand s to Acc. | EI | Enable interrupts |
| ADD A, n | Add value n to Acc. | EX (SP), HL | Exchange the location (SP) and HL |
| ADD A, r | Add Reg. r to Acc. | EX (SP), IX | Exchange the location (SP) and IX |
| ADD A, (HL) | Add location (HL) to Acc. | EX (SP), IY | Exchange the location (SP) and IY |
| ADD A, ( $1 \mathrm{X}+\mathrm{d}$ ) | Add location ( $\mathrm{X}+\mathrm{d}$ ) to Acc. | EX AF, AF' | Exchange the contents of AF |
| ADD A, ( $1 \mathrm{Y}+\mathrm{d}$ ) | Add location ( $1 \mathrm{Y}+\mathrm{d}$ ) to Acc. |  | and AF' $^{\prime}$ |
| ADD HL, ss | Add Reg. pair ss to HL | EX DE, HL | Exchange the contents of DE and HL |
| ADD IX, pp | Add Reg. pair pp to IX |  |  |
| ADD IY, rr | Add Reg. pair rr to IY | EXX | Exchange the contents of $\mathrm{BC}, \mathrm{DE}$, HL with contents of $\mathrm{BC}^{\prime}, \mathrm{DE}^{\prime}, \mathrm{HL}^{\prime}$ |
| AND s | Logical 'AND' of operand s and Acc. |  | respectively |
| BIT b, (HL) | Test BIT b of location (HL) | HALT | HALT (wait for interrupt or reset) |
| BIT b, (IX+d) | Test BIT b of location (IX+d) | . IM 0 | Set interrupt mode 0 |
| BIT b, (IY+d) | Test BIT b of location (IY+d) | IM 1 | Set interrupt mode 1 |
| BIT b, r | Test BIT b of Reg. r | IM 2 | Set interrupt mode 2 |
| CALL cc, nn | Call subroutine at location nn if condition ec if true | IN A, ( n ) | Load the Acc. with input from device $n$ |
| CALL nn | Unconditional call subroutine at location nn | IN r, (C) | Load the Reg. r with input from device (C) |
| CCF | Complement carry flag | INC (HL) | Increment location (HL) |
| CP s | Compare operand s with Acc. | INC IX | Increment IX |
| CPD | Compare location (HL) and Acc. decrement HL and BC | INC (IX+d) | Increment location (IX+d) |
|  |  | INC IY | Increment IY |
| CPDR | Compare location (HL) and Acc. decrement HL and BC, repeat until BC=0 | INC (IY+d) INC r | Increment location (IY+d) |
|  |  |  | lnamer |
| CPI | Compare location (HL) and Acc. increment HL and decrement BC | INC ss | Increment Reg. pair ss |
| CPIR | Compare location (HL) and Acc. increment HL, decrement BC repeat until BC=0 | IND | Load location (HL) with input from port (C), decrement HL and B |
| CPL | Complement Acc. (1's comp) | INDR | Load location (HL) with input from port (C), decrement HL and |
| DAA | Decimal adjust Acc. |  | decrement $B$, repeat until $B=0$ |
| DEC m | Decrement operand m | INI | Load location (HL) with input from port (C); and increment HL |
| DEC IX | Decrement IX |  | and decrement $B$ |


| INIR | Load location (HL) with input from port (C), increment HL and decrement $B$, repeat until $B=0$ | LD (nn), A <br> LD (nn), dd <br> LD (nn), HL | Load location (nn) with Acc. <br> Load location (nn) with Reg. pair dd <br> Load location (nn) with HL |
| :---: | :---: | :---: | :---: |
| JP (HL) | Unconditional Jump to (HL) | LD (nn), IX | Load location (nn) with IX |
| JP (IX) | Unconditional Jump to (IX) | LD (nn), IY | Load location (nn) with IY |
| JP (IY) | Unconditonal Jump to (IY) | LD R, A | Load R with Acc. |
| JP ce, nn | Jump to location nn if condition cc is true | LD r, (HL) | Load Reg. r with location (HL) |
| JP nn | Unconditional jump to location nn | LD r, ( $1 \mathrm{X}+\mathrm{d}$ ) LD r, ( $1 \mathrm{Y}+\mathrm{d}$ ) | Load Reg. r with location (IX+d) Load Reg. r with location ( $1 \mathrm{Y}+\mathrm{d}$ ) |
| JP C, e | Jump relative to PC+e if carry=1 | LD r, n | Load Reg. r with value n |
| JR e | Unconditional Jump relative to PC+e | LD r, $\mathrm{r}^{\prime}$ LD SP, HL | Load Reg. r with Reg. $\mathrm{r}^{\prime}$ Load SP with HL |
| JP NC, e | Jump relative to PC+e if carry=0 | LD SP, IX | Load SP with IX |
| JR NZ, e | Jump relative to PC+e if non zero ( $Z=0$ ) | LD SP, IY | Load SP with IY |
| JR Z, e | Jump relative to PC+e if zero ( $\mathrm{Z}=1$ ) | LDD | Load location (DE) with location (HL), decrement DE, HL and BC |
| LD A, (BC) | Load Acc. with location (BC) |  |  |
| LD A, (DE) LD A, I | Load Acc. with location (DE) <br> Load Acc. with I | LDDR | Load location (DE) with location (HL), decrement DE, HL and BC; repeat until $\mathrm{BC}=0$ |
| LD A, (nn) LD A, R | Load Acc. with location nn Load Acc. with Reg. R | LDI | Load location (DE) with location (HL), increment DE, HL, decrement BC |
| LD (BC) , A LD (DE), A | Load location (BC) with Acc. Load location (DE) with Acc. | LDIR | Load location (DE) with location (HL), increment DE, HL, decrement $B C$ and repeat until |
| LD (HL), n | Load location (HL) with value $\mathbf{n}$ |  | $\mathrm{BC}=0$ |
| LD dd, nn | Load Reg. pair dd with value nn | NEG | Negate Acc. (2's complement) |
| LD HL, (nn) | Load HL with location (nn) | NOP | No operation |
| LD (HL), r | Load location (HL) with Reg. r | OR s OTDR | Logical 'OR' or operand s and Acc. Load output port (C) with location |
| LD I, A | Load I with Acc. |  | $(H L)$ decrement $H L$ and $B$, repeat until $B=0$ |
| LF IX, nn | Load IX with value nn | OTIR | Load output port (C) with location |
| LD IX, (nn) | Load IX with location (nn) |  | $(H L)$, increment $\mathrm{H} L$, decrement $B$, repeat until $\mathrm{B}=0$ |
| LD (IX+d) , n | Load location (1X+d) with value $n$ |  |  |
| LD (IX+d), r | Load location (IX+d) with Reg. r | OUT (C), r | Load output port (C) with Reg. r |
| LD IY, nn LD IY, (nn) | Load IY with value nn Load IY with location (nn) | OUT (n), A OUTD | Load output port ( n ) with Acc. Load output port (C) with location (HL), decrement HL and B |
| LD ( $1 Y+d$ ), n | Load location (IY+d) with value n | OUTI | Load output port (C) with location (HL), increment HL and decrement |
| LD ( $1 Y+d$ ), r | Load location (IY+d) with Reg. r |  | B |


| POP IX | Load IX with top of stack | RR m | Rotate right through carry operand m |
| :---: | :---: | :---: | :---: |
| POP IY | Load IY with top of stack | RRA | Rotate right Acc. through carry |
| POP qq | Load Reg. pair qq with top of stack | RRC m | Rotate operand m right circular |
| PUSH IX | Load IX onto stack | RRCA | Rotate right circular Acc. |
| PUSH IY | Load IY onto stack | RRD | Rotate digit right and left between Acc. and location (HL) |
| PUSH qq | Load Reg. pair qq onto stack |  |  |
| RES b, m | Reset Bit b of operand m | RST p | Restart to location p |
| RET | Return from subroutine | SBC A, s | Subtract operand s from Acc. with carry |
| RET cc | Return from subroutine if condition cc is true | SBC HL, ss | Subtract Reg. pair ss from HL with carry |
| RETI | Return from interrupt |  |  |
| RETN | Return from non maskable interrupt | SCF | Set carry flag ( $\mathrm{C}=1$ ) |
| RL m | Rotate left through carry operand m | SET b, (HL) | Set Bit b of location (HL) |
| RLA | Rotate left Acc. through carry | SET b, (IX+d) | Set Bit b of location (IX+d) |
| RLC (HL) | Rotate location (HL) left circular | SET b, (IY+d) | Set Bit b of location ( $\mathrm{Y}+\mathrm{d}$ ) |
| RLC (IX+d) | Rotate location (IX+d) left circular | SET b, r | Set Bit b of Reg. $\mathbf{r}$ |
| RLC (IY+d) | Rotate location ( $1 \mathrm{Y}+\mathrm{d}$ ) left circular | SLA m | Shift operand m left arithmetic |
| RLC r | Rotate Reg. r left circular | SRA m | Shift operand m right arithmetic |
| RLCA | Rotate left circular Acc. | SRL m | Shift operand m right logical |
| RLD | Rotate digit left and right between Acc. and location (HL) | SUB s XOR s | Subtract operand s from Acc. <br> Exclusive 'OR' operand $s$ and Acc. |

## Zilog

10340 Bubb Road
Cupertino, California 95014
Telephone: (408) 446-4666
TWX: 910-338-7621


